Impact of Adaptive Voltage Scaling on Aging-Aware Signoff

被引:0
|
作者
Chan, Tuck-Boon [1 ]
Chan, Wei-Ting Jonas [1 ]
Kahng, Andrew B. [1 ,2 ]
机构
[1] Univ Calif San Diego, ECE Dept, La Jolla, CA 92093 USA
[2] Univ Calif San Diego, CSE Dept, La Jolla, CA 92093 USA
关键词
LIFETIME;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Transistor aging due to bias temperature instability (BTI) is a major reliability concern in sub-32nm technology. Aging decreases performance of digital circuits over the entire IC lifetime. To compensate for aging, designs now typically apply adaptive voltage scaling (AVS) to mitigate performance degradation by elevating supply voltage. Varying the supply voltage of a circuit using AVS also causes the BTI degradation to vary over lifetime. This presents a new challenge for margin reduction in conventional signoff methodology, which characterizes timing libraries based on transistor models with pre-calculated BTI degradations for a given IC lifetime. Many works have separately addressed predictive models of BTI and the analysis of AVS, but there is no published work that considers BTI-aware signoff that accounts for the use of AVS during IC lifetime. This motivates us to study how the presence of AVS should affect aging-aware signoff. In this paper, we first simulate and analyze circuit performance degradation due to BTI in the presence of AVS. Based on our observations, we propose a rule-of-thumb for chip designers to characterize an aging-derated standard-cell timing library that accounts for the impact of AVS. According to our experimental results, this aging-aware signoff approach avoids both overestimation and underestimation of aging - either of which results in power or area penalty - in AVS enabled systems.
引用
收藏
页码:1683 / 1688
页数:6
相关论文
共 50 条
  • [21] Adaptive Proactive Reconfiguration: A Technique for Process-Variability-and Aging-Aware SRAM Cache Design
    Pouyan, Peyman
    Amat, Esteve
    Rubio, Antonio
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) : 1951 - 1955
  • [22] ANMR: Aging-aware adaptive N-modular redundancy for homogeneous multicore embedded processors
    Baharvand, Farshad
    Miremadi, S. Ghassem
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 109 : 29 - 41
  • [23] Accurate and Efficient Aging-aware Static Timing Analysis
    Ng, James
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [24] MTTF-AWARE DESIGN METHODOLOGY FOR ADAPTIVE VOLTAGE SCALING
    Hashimoto, Masanori
    Masuda, Yutaka
    2018 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2018,
  • [25] An MILP-Based Aging-Aware Routing Algorithm for NoCs
    Bhardwaj, Kshitij
    Chakraborty, Koushik
    Roy, Sanghamitra
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 326 - 331
  • [26] Optimum Operating Points of Transistors with minimal Aging-Aware Sensitivity
    Hellwege, Nico
    Heidmann, Nils
    Paul, Steffen
    Peters-Drolshagen, Dagmar
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [27] Aging-aware Timing Analysis of Combinatorial Circuits on Gate Level
    Lorenz, Dominik
    Georgakos, Georg
    Schlichtmann, Ulf
    IT-INFORMATION TECHNOLOGY, 2010, 52 (04): : 181 - 187
  • [28] Aging-Aware Power or Frequency Tuning With Predictive Fault Detection
    Pachito, Jackson
    Martins, Celestino V.
    Jacinto, Bruno
    Teixeira, Isabel C.
    Teixeira, Joao Paulo
    Semiao, Jorge
    Vazquez, Julio C.
    Champac, Victor
    Santos, Marcelino B.
    IEEE DESIGN & TEST OF COMPUTERS, 2012, 29 (05): : 27 - 36
  • [29] Aging-Aware Timing Analysis and Optimization Considering Path Sensitization
    Wu, Kai-Chiang
    Marculescu, Diana
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1572 - 1577
  • [30] Accuracy Increasing Approach in Aging-Aware Standard Cell Libraries
    Vazgen, Melikyan Sh
    Oleg, Petrosyan H.
    Zaven, Avetisyan M.
    Sevak, Ghukasyan A.
    Hayk, Vardanyan V.
    Ruben, Musayelyan H.
    Kimik, Hakobyan T.
    2019 IEEE 39TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2019, : 292 - 295