Noise and Energy Consumption Analysis of SAR and SAR-Pipelined ADCs

被引:0
|
作者
Fernandez Bocco, Alvaro [1 ]
Solis, Fredy [1 ]
Reyes, Benjamin T. [1 ]
Hueda, Mario R. [2 ]
机构
[1] Fdn Fulgor, RA-5000 Cordoba, Argentina
[2] Univ Nacl Cordoba, Lab Comunicac Digitales, CONICET, RA-5000 Cordoba, Argentina
关键词
SAR; SAR-pipelined; ADC; thermal noise; energy consumption; DB;
D O I
10.1109/CAE54497.2022.9762500
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a comparison between a successive approximation register (SAR) analog-to-digital converter (ADC) and a 2-stage SAR-pipelined ADC in terms of noise and energy consumption. The goal is to explore the trade offs among both architectures and to determine which topology is more efficient according to a target effective number of bits (ENOB). The SAR-pipelined ADC is implemented with 1-bit redundancy to avoid over-range in the second stage. Non-ideal residue amplifier gains are also taken into account in this analysis. System level simulations demonstrate that to achieve an ENOB higher than 8.5 bits the SAR-pipelined ADC is more efficient than SAR topology, while for ENOBs lower than 8.5 bits the SAR ADC is preferred.
引用
收藏
页码:1 / 5
页数:5
相关论文
共 50 条
  • [31] High-gain and power-efficient dynamic amplifier for pipelined SAR ADCs
    Lyu, Y.
    Ramkaj, A.
    Tavernier, F.
    ELECTRONICS LETTERS, 2017, 53 (23) : 1510 - 1511
  • [32] Background Calibration of Bit Weights in Pipelined-SAR ADCs Using Paired Comparators
    Sun, Jie
    Zhang, Minglei
    Qiu, Lei
    Wu, Jianhui
    Liu, Weiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (04) : 1074 - 1078
  • [33] SAR-Assisted Energy-Efficient Hybrid ADCs
    Lozada, Kent Edrian
    Chang, Dong-Jin
    Oh, Dong-Ryeol
    Seo, Min-Jae
    Ryu, Seung-Tak
    IEEE Open Journal of the Solid-State Circuits Society, 2024, 4 : 163 - 175
  • [34] A neural network based background calibration for pipelined-SAR ADCs at low hardware cost
    Xiang, Yuguo
    Chen, Min
    Zhai, Danfeng
    Zhao, Yutong
    Ren, Junyan
    Ye, Fan
    ELECTRONICS LETTERS, 2023, 59 (15)
  • [35] Capacitive Charge Pump Gain-stage with Source Follower Buffers for Pipelined SAR ADCs
    Chen, Kairang
    Alvandpour, Atila
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [36] An Energy-Efficient DAC Switching Method for SAR ADCs
    Yousefi, Tayebeh
    Dabbaghian, Alireza
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (01) : 41 - 45
  • [37] A Pipelined Noise-Shaping SAR ADC Using Ring Amplifier
    Lee, Juyong
    Lee, Seungjun
    Kim, Kihyun
    Chae, Hyungil
    ELECTRONICS, 2021, 10 (16)
  • [38] Optimizing the Stage Resolution in Pipelined SAR ADCs for High-Speed High-Resolution Applications
    Sun, Lei
    Ko, Chi-Tung
    Pun, Kong-Pang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (07) : 476 - 480
  • [39] Concepts and improvements in pipeline and SAR ADCs
    Draxelmayr, Dieter
    Bogner, Peter
    ANALOG CIRCUIT DESIGN: HIGH-SPEED A-D CONVERTERS, AUTOMOTIVE ELECTRONICS AND ULTRA-LOW POWER WIRELESS, 2006, : 33 - 52
  • [40] Modified BER Test for SAR ADCs
    Li, Chia-Chuan
    Chang, Soon-Jyh
    2020 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2020), 2020, : 100 - 105