Electron transport in silicon-on-insulator nanodevices

被引:0
|
作者
Gamiz, F. [1 ]
Godoy, A. [1 ]
Sampedro, C. [1 ]
机构
[1] Univ Granada, Fac Ciencias, Dept Elect & Tecnol Comp, E-18071 Granada, Spain
关键词
electron transport; mobility; Monte Carlo; Silicon-on-Insulator; quantum well; quantum wires;
D O I
10.1007/978-1-4020-6380-0_20
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have studied the electron transport properties of two sets of Silicon on Insulator (SOI) nanodevices: i) quantum-well based devices where carriers are quantized in one dimension (1D) and ii) quantum-wire based devices, where carriers are quantized in two dimensions (2D). In the first group, namely quantum-well based devices, the electron mobility dependence on the silicon thickness, T-w in double-gate SOI devices was compared with that in Single-Gate SOI structures. Thus, we determined the existence of a range of silicon layer thicknesses in which electron mobility in DGSOI inversion layers is significantly improved as compared to bulk-silicon or SGSOI inversion layers, due to the volume inversion effect. We have also shown that electron mobility is greatly improved in strained Si/SiGe-OI devices, in comparison with unstrained SOI devices. We can conclude that strained-Si/SiGe-on-Insulator inversion layers efficiently combine the improved mobility of strained-Si/SiGe devices with the advantages offered by SOI devices. With regard to quantum-wire based devices, we have analyzed the phonon-limited mobility in silicon quantum wires by means of a one-particle Monte Carlo simulator. It has been observed that an increase of the phonon scattering produces a noticeable reduction of the electron mobility observed when the device dimensions are reduced. Therefore, we have observed that the transition from 2D to 1D electron gas produces a degradation of the electron transport properties.
引用
收藏
页码:303 / +
页数:3
相关论文
共 50 条
  • [1] Electron transport in silicon-on-insulator devices
    Gámiz, F
    Roldán, JB
    López-Villanueva, JA
    Cartujo-Cassinello, P
    Carceller, JE
    Cartujo, P
    Jiménez-Molinos, F
    SOLID-STATE ELECTRONICS, 2001, 45 (04) : 613 - 620
  • [2] Charge transport in nanoscaled silicon-on-insulator devices
    Garniz, Francisco
    Godoy, Andres
    Sampedro, Carlos
    NANOTECHNOLOGY III, 2007, 6591
  • [3] A silicon-on-insulator slab for topological valley transport
    He, Xin-Tao
    Liang, En-Tao
    Yuan, Jia-Jun
    Qiu, Hao-Yang
    Chen, Xiao-Dong
    Zhao, Fu-Li
    Dong, Jian-Wen
    NATURE COMMUNICATIONS, 2019, 10 (1)
  • [4] A silicon-on-insulator slab for topological valley transport
    Xin-Tao He
    En-Tao Liang
    Jia-Jun Yuan
    Hao-Yang Qiu
    Xiao-Dong Chen
    Fu-Li Zhao
    Jian-Wen Dong
    Nature Communications, 10
  • [5] Characterization of electron transport at high fields in silicon-on-insulator devices:: a Monte Carlo study
    Roldán, JB
    Gámiz, I
    Roldán, A
    Rodríguez, N
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2006, 21 (01) : 81 - 86
  • [6] Magneto-transport in a silicon-on-insulator nanowire transistor
    Cho, KH
    Jung, YC
    Son, SH
    Hwang, SW
    Ahn, D
    Park, BG
    Bird, JP
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2005, 47 : S526 - S529
  • [7] Metastable Electron Traps in Modified Silicon-on-Insulator Wafer
    戴丽华
    毕大炜
    张正选
    解鑫
    胡志远
    黄辉祥
    邹世昌
    Chinese Physics Letters, 2018, (05) : 91 - 94
  • [8] Metastable Electron Traps in Modified Silicon-on-Insulator Wafer
    戴丽华
    毕大炜
    张正选
    解鑫
    胡志远
    黄辉祥
    邹世昌
    Chinese Physics Letters, 2018, 35 (05) : 91 - 94
  • [9] Metastable Electron Traps in Modified Silicon-on-Insulator Wafer
    Dai, Li-Hua
    Bi, Da-Wei
    Zhang, Zheng-Xuan
    Xie, Xin
    Hu, Zhi-Yuan
    Huang, Hui-Xiang
    Zou, Shi-Chang
    CHINESE PHYSICS LETTERS, 2018, 35 (05)
  • [10] SILICON-ON-INSULATOR TECHNOLOGY
    PARTRIDGE, SL
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1986, 133 (03): : 106 - 116