Hardware-Efficient 2D-DCT/IDCT Architecture for Portable HEVC-Compliant Devices

被引:19
|
作者
Singhadia, Ashish [1 ]
Mamillapalli, Meghan [2 ]
Chakrabarti, Indrajit [1 ]
机构
[1] Indian Inst Technol Kharagpur, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
[2] Qualcomm India Private Ltd, Dept Engn, Bengaluru 560037, India
关键词
HEVC; DCT; IDCT; hardware implementation; low power consumption; DCT ARCHITECTURES; TRANSFORM ARCHITECTURE; APPROXIMATE DCT; VIDEO;
D O I
10.1109/TCE.2020.3006213
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low power hardware acceleration cores for integration into real-time High Efficiency Video Coding (HEVC) codec for smartphones, tablets, camcorders, and televisions are in great demand. This need motivates one for an efficient realization of Discrete Cosine Transform (DCT) and Inverse-DCT (IDCT) for HEVC. This paper presents an algorithm to calculate the required minimum number of low-frequency DCT-output/IDCT-input coefficients for 4, 8, 16, and 32-point DCT/IDCT in HEVC, such that there is a slight decrease in peak-signal-to-noise-ratio (<0.15 decibel) and a minor increment in bitrate (<1.5%) as compared to the reference HEVC-Test-Model (HM) Software. However, the encoding time gets reduced at most by 17.95% for Class-A type sequences, while reporting mean-squared-error and structural-similarity of 1.42 and 0.9913, respectively for 4K ultra-high-definition videos. Moreover, HEVC-compliant computationally efficient architectures are introduced for n-point DCT/IDCT. The presented flexible Transpose Memory architecture uses only sixteen random-access-memories to support all transform-unit sizes in HEVC. The proposed two-dimensional DCT/IDCT architecture can process up to 288@4K frames-per-second, and it consumes the minimum power, energy, and area of 11.23 milliwatts, 2.34 picojoules, and 120 kilo-gate-equivalents, respectively. Such design with low power, area, and energy features can be included in a real-time HEVC codec for HEVC-compliant consumer electronic devices.
引用
收藏
页码:203 / 212
页数:10
相关论文
共 50 条
  • [31] Fast RNS-based 2D-DCT computation on field-programmable devices
    Fernández, PG
    García, A
    Ramírez, J
    Lloris, A
    [J]. 2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 365 - 373
  • [32] A new RNS architecture for the computation of the scaled 2D-DCT on field-programmable logic
    Fernández, PG
    Ramírez, J
    García, A
    Parrilla, L
    Lloris, A
    [J]. CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 379 - 383
  • [33] VLSI Implementation of Fully Pipelined Multiplierless 2D DCT/IDCT Architecture for JPEG
    Subramanian, P.
    Reddy, A. Sagar Chaitanya
    [J]. 2010 IEEE 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS (ICSP2010), VOLS I-III, 2010, : 401 - 404
  • [34] Verilog Implementation of Fully Pipelined And Multiplierless 2D DCT/IDCT JPEG Architecture
    Teja, Ravi G.
    Sruthi, R.
    Tomar, Kavita Singh
    Sivanantham, S.
    Sivasankaran, K.
    [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [35] A Four Quadrants Parallel-Recursive 2-D DCT/IDCT VLSI Architecture
    Purwita, Ardimas Andi
    Adiono, Trio
    [J]. PROCEEDINGS OF THE 2012 FIFTH INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2012), 2012, : 233 - 238
  • [36] An Energy-Efficient 8x8 2-D DCT VLSI Architecture for Battery-Powered Portable Devices
    Livramento, Vinicius S.
    Moraes, Bruno G.
    Machado, Brunno A.
    Guentzel, Jose Luis
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 587 - 590
  • [37] An architecture for 2-D IDCT for real time decoding of MPEG/JPEG compliant bitstreams
    Shafait, F
    Usman, M
    Adnan-ul-Hassan
    Jamal, H
    Khan, SA
    [J]. 17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 229 - 233
  • [38] Efficient 2D DCT architecture based on approximate compressors for image compression with HEVC intra-prediction
    Akman, Ali
    Cekli, Serap
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2023, 20 (02)
  • [39] Efficient 2D DCT architecture based on approximate compressors for image compression with HEVC intra-prediction
    Ali Akman
    Serap Cekli
    [J]. Journal of Real-Time Image Processing, 2023, 20
  • [40] H2WNoC: A honeycomb hardware-efficient wireless network-on-chip architecture
    Alaei, Mohammad
    Yazdanpanah, Fahimeh
    [J]. NANO COMMUNICATION NETWORKS, 2019, 19 : 119 - 133