A Four Quadrants Parallel-Recursive 2-D DCT/IDCT VLSI Architecture

被引:0
|
作者
Purwita, Ardimas Andi
Adiono, Trio
机构
关键词
Image compression; DCT; Four Quadrants Semi-Parallel-Recursive; transposition buffer; fast; small; DISCRETE COSINE TRANSFORM;
D O I
10.1109/ICETET.2012.52
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A 2D DCT/IDCT is widely used in image compression system. However, due to its computational intensif, dedicated hardware architecture is required to compress large video data in real-time. This paper propose an efficient architecture to concurently process all macroblock data in 2D DCT/IDCT. As a result, the processing speed is increased up to 13.30 times and no transposition buffer is required. Eliminating transposition buffer is significantly reduced the design size and the processing latency. Moreover, proposed architecture critical path consists only three stage adder which improve system speed. The proposed architecture also does not require a large bit width to produce high quality reconstructed image (High PSNR). It is because the architecture use the multiplier just once for each data. Therefore, the rounding of intermediate data does not cumulative. The design has been implemented and verified in FPGA to real-time show compression and decompression of a moving JPEG. The design has been also synthesized using CMOS 0.18 mu m technology library that results in 12.37 ns critical path.
引用
收藏
页码:233 / 238
页数:6
相关论文
共 50 条
  • [1] VLSI design of high-speed time-recursive 2-D DCT/IDCT processor for video applications
    Srinivasan, V
    Liu, KJR
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1996, 6 (01) : 87 - 96
  • [2] CORDIC Architecture Based 2-D DCT and IDCT for Image Compression
    Bhaisare, Sayali R.
    Gokhale, Aniket V.
    Dakhole, Pravin K.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1473 - 1477
  • [3] Parallel-pipeline 2-D DCT/IDCT processor chip
    Ruiz, GA
    Michell, JA
    Burón, A
    [J]. VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 774 - 784
  • [4] VLSI Implementation of Fully Pipelined Multiplierless 2D DCT/IDCT Architecture for JPEG
    Subramanian, P.
    Reddy, A. Sagar Chaitanya
    [J]. 2010 IEEE 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS (ICSP2010), VOLS I-III, 2010, : 401 - 404
  • [5] High Throughput Parallel-Pipeline 2-D DCT/IDCT Processor Chip
    G. A. Ruiz
    J. A. Michell
    A. Burón
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2006, 45 : 161 - 175
  • [6] High throughput parallel-pipeline 2-D DCT/IDCT processor chip
    Ruiz, G. A.
    Michell, J. A.
    Buron, A.
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 45 (03): : 161 - 175
  • [7] A recursive algorithm for 2-D DCT
    An, Shaofeng
    Wang, Chunyan
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON SIGNALS, SYSTEMS AND ELECTRONICS, VOLS 1 AND 2, 2007, : 324 - 327
  • [8] A SIMD-SYSTOLIC ARCHITECTURE AND VLSI CHIP FOR THE 2-DIMENSIONAL DCT AND IDCT
    WU, CM
    CHIOU, A
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1993, 39 (04) : 859 - 869
  • [9] Hardware Efficient Recursive VLSI Architecture for Multilevel Lifting 2-D DWT
    Darji, A. D.
    Trivedi, Nisarg
    Merchant, S. N.
    Chandorkar, A. N.
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1014 - 1017
  • [10] Efficient and High Accuracy 2-D DCT and IDCT Architecture for Image Compression Based on Improved CORDIC
    WU Hao
    SONG Helun
    LIU Nan
    DING Peng
    WU Fei
    LI Zhenyao
    WANG Zhengguang
    JI Yu
    RU Zhanqiang
    [J]. Instrumentation, 2022, 9 (04) : 49 - 57