Chip-to-Wafer (C2W) 3D Integration with Well-Controlled Template Alignment and Wafer-Level Bonding

被引:0
|
作者
Chen, Qianwen [1 ,2 ]
Zhang, Dingyou [2 ]
Wang, Zheyao [1 ]
Liu, Litian [1 ]
Lu, James Jian-Qiang [2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol TNList, Beijing 100084, Peoples R China
[2] Rensselaer Polytech Inst, Dept Elect Comp & Syst Engn, Troy, NY 12180 USA
关键词
COPPER; BENZOCYCLOBUTENE; SILICON; VIAS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents on a novel chip-to-wafer (C2W) three-dimensional (3D) integration technology with well-controlled template alignment and wafer-level bonding, enabling precise alignment, few thermal cycles and high throughput of 3D system fabrication. The key processes are investigated and discussed in detail, including chip edge definition, template fabrication, C2W alignment and wafer-level bonding. The C2W 3D integration technology is successfully demonstrated using Cu daisy chains, a patterned thick benzocyclobutene (BCB) layer on the wafer as the alignment template, and wafer-level C2W Cu-Cu bonding. An alignment accuracy less than 2 mu m is achieved. The FIB-SEM images reveal that Cu grains cross the original Cu-Cu bonding interface to form strong bonding. The measured I-V characteristics of daisy chains show a linear ohmic behavior, and the specific contact resistance of Cu-Cu bonding structures is on the order of 10(-8) ohm-cm(2), suggesting good electric contacts.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 50 条
  • [31] Polymer for Wafer-level Hybrid Bonding and Its Adhesion to Passivation Layer in 3D Integration
    Lu, Cheng-Hsien
    Kho, Yi-Tung
    Cheng, Chuan-An
    Huang, Yen-Jun
    Chen, Kuan-Neng
    2017 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2017, : 519 - 521
  • [32] Wafer-level compliant bump for 3D chip-stacking
    Watanabe, Naoya
    Kojima, Takeaki
    Asano, Tanemasa
    2006 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 135 - +
  • [33] A 3D Prototyping Chip based on a wafer-level Stacking Technology
    Miyakawa, Nobuaki
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 416 - 420
  • [34] Measurement and Simulation of the rmal-induced stress in C2W 3D integration with template alignment
    Chen, Qianwen
    Wu, Dong
    Zhang, Dingyou
    Lu, James
    Wang, Zheyao
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 727 - 736
  • [35] New Chip-to-Wafer 3D Integration Technology Using Hybrid Self-Assembly and Electrostatic Temporary Bonding
    Fukushima, T.
    Hashiguchi, H.
    Bea, J.
    Ohara, Y.
    Murugesan, M.
    Lee, K. -W.
    Tanaka, T.
    Koyanagi, M.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [36] Tiny VCSEL Chip Self-Assembly for Advanced Chip-to-Wafer 3D and Hetero Integration
    Fukushima, Takafumi
    Ito, Yuka
    Murugesan, Mariappan
    Bea, Jicheol
    Lee, Kangwook
    Choki, Koji
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [37] Towards Selective Cobalt Atomic Layer Deposition for Chip-to-Wafer 3D Heterogeneous Integration
    Manley, Madison
    Devereaux, Zachary J.
    Wang, Victor
    Kuo, Chenghsuan
    Linn, Nyi Myat Khine
    Kummel, Andrew
    Winter, Charles H.
    Bakir, Muhannad
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 374 - 378
  • [38] Multi-Chip Stacked Memory Module Development using Chip to Wafer (C2W) Hybrid Bonding for Heterogeneous Integration Applications
    Sekhar, Vasarla Nagendra
    Kumar, Mishra Dileep
    Tippabhotla, Sasi Kumar
    Rao, B. S. S. Chandra
    Daniel, Ismael Cereno
    Chong, Ser Choong
    Rao, Vempati Srinivasa
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 2024 - 2030
  • [39] Low temperature wafer-level bonding for hermetic packaging of 3D microsystems
    Tan, C. S.
    Fan, J.
    Lim, D. F.
    Chong, G. Y.
    Li, K. H.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2011, 21 (07)
  • [40] High Precision Low Temperature Direct Wafer Bonding Technology for Wafer-Level 3D ICs Manufacturing
    Kurz, F.
    Plach, T.
    Suess, J.
    Wagenleitner, T.
    Zinner, D.
    Rebhan, B.
    Dragoi, V.
    SEMICONDUCTOR WAFER BONDING: SCIENCE, TECHNOLOGY AND APPLICATIONS 14, 2016, 75 (09): : 345 - 353