Impact of lead free solder materials on board level reliability for low-K WLCSP

被引:0
|
作者
Chen, K. M. [1 ]
Ho, K. K. [1 ]
Jiang, D. S. [2 ]
机构
[1] United Microelect Corp, 3 Li Hsin Rd 2,Hsinchu Sci Pk, Hsinchu 300, Taiwan
[2] Siliconware Precis Ind Co Ltd, Taichung 427, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The wafer level chip scale packaging (WLCSP) is a new concept package in which the entire assembly process is completed at the wafer level. The WLCSP fulfills the demand for small, light, and portable handheld electronic devices. The WLCSP is one of the most advanced packaging concepts. The board level reliability is the key issue for the WLCSP, especially for the evaluation of the thermal fatigue life of solder joints. Many papers have discussed the topic for the board level reliability of the WLCSP [1-6]. However, most of these papers focus on evaluating the fatigue life of solder joints for non-low-K WLCSP. This work evaluates the solder ball materials effect on the board level reliability, including the multiple reflow tests, the TCT (-40 inverted perpendicular C similar to 125 degrees C) and the drop test using low-K WLCSP. The structure of the test vehicle is six copper layers with a low-K dielectric constant value of 2.9, produced by the CVD process by using 300mm diameter wafer. The chip size of the test vehicle is 8mm x 8mm x 0.775mm with a 400 mu m solder ball pitch. The evaluated solder ball composition includes SAC205, SAC266, and SAC105. The diameter of the solder ball is 250 mu m. The polyimide with the thickness of 5um was deposited on the low-K wafer prior to the solder balls attachment to enhance the stress buffer capability. This work uses the ball attachment to replace the printing or electroplating process to deposit the solder balls on the wafer. The HTST (150 degrees C) and ten-time multiple reflow tests were used as the low-K wafer level reliability test items. The wafer level test results indicate that all the three solder materials pass both the HTST and the ten-time multiple reflow test. The dimension of the printing circuit board (PCB) is 132.0 mm x 77.0 mm x 1.0 mm. Totally, 18 pcs low-K WLCSP specimens were mounted on the PCB. After the WLCSP specimens were placed on the PCB, the daisy chain will be connected between the WLCSP and PCB test pads and will be used to detect the resistance variance during the board level reliability test. The four-time multiple reflow test, TCT and drop test were implemented to evaluate the board level reliability test. From the board level test results, all the three solder materials pass the four-time multiple reflow tests. Next, the first failure of the drop test time for the SAC105, SAC 205 and SAC 266 is 67, 30 and 28, respectively. Besides, the 63.2% cumulative distribution function (CDF) of TCT of the board level reliability for the SAC105, SAC 205 and SAC 266 is 338 cycles, 307 cycles and 284 cycles, respectively. In the TCT and the drop tests of the board level reliability, the failures occurred within the bumps. The low-K chip and PCB show no delamination or crack failure. This finding indicates the SAC 105 has the preferred resistance to the drop test and the TCT test. Furthermore, the SAC266 has the worst resistance to the drop test and the TCT test Key words: WLCSP, Reliability, Drop test, TCT.
引用
下载
收藏
页码:243 / +
页数:2
相关论文
共 50 条
  • [1] Lead-Free Solder Material and Chip Thickness Impact on Board-Level Reliability for Low-K WLCSP
    Chen, K. M.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (02): : 340 - 347
  • [2] A study of board level reliability test with bump structure of WLCSP lead-free solder joints
    Kao, Frank
    Tseng, Zhi Hao
    Ho, Chun Sheng
    Chen, Stan
    Lan, Chang-Yi
    Chien, Feng Lung
    2007 INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 323 - +
  • [3] Reliability testing of WLCSP lead-free solder joints
    Huann-Wu Chiang
    Jun-Yuan Chen
    Ming-Chuan Chen
    Jeffrey C. B. Lee
    Gary Shiau
    Journal of Electronic Materials, 2006, 35 : 1032 - 1040
  • [4] Reliability testing of WLCSP lead-free solder joints
    Chiang, Huann-Wu
    Chen, Jun-Yuan
    Chen, Ming-Chuan
    Lee, Jeffrey C. B.
    Shiau, Gary
    JOURNAL OF ELECTRONIC MATERIALS, 2006, 35 (05) : 1032 - 1040
  • [5] Board-level reliability of lead-free SnAgCu solder joint
    Wu, JS
    Yu, SP
    Peng, IH
    Wang, JL
    Chung, B
    PROCEEDINGS OF THE 4TH INTERNATIONAL SYMPOSIUM ON ELECTRONIC MATERIALS AND PACKAGING, 2002, : 282 - 286
  • [6] Moisture Impact on Dielectric Reliability in Low-k Dielectric Materials
    Lee, Ki-Don
    Yuan, Quan
    Patel, Anuj
    Mai, Zack Tran
    Brown, Logan H.
    English, Steven
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [7] Board level reliability testing of μBGA® packaging with lead-free solder attachment
    Solberg, V
    PROCEEDINGS OF 3RD ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2000, : 10 - 14
  • [8] Impact of board and component metallizations on microstructure and reliability of lead-free solder joints
    Zbrzezny, A. R.
    Snugovsky, P.
    Perovic, D. D.
    MICROELECTRONICS RELIABILITY, 2007, 47 (12) : 2205 - 2214
  • [9] Assessment of board level solder joint reliability for PBGA assemblies with lead-free solders
    Lee, SWR
    Lui, BHW
    Kong, YH
    Baylon, B
    Leung, T
    Umali, P
    Agtarap, H
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 2002, 14 (03) : 46 - 50
  • [10] Low-K Flip Chip Board Level Reliability on 65nm Technology
    Tsao, Pei-Haw
    Kiang, Bill
    Wu, Kenneth
    Chang, Abel
    Yuan, Tsorng-Dih
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 110 - +