Winner-take-all circuit using CMOS technology

被引:0
|
作者
Oki, N [1 ]
机构
[1] UNESP, FEIS, DEE, Sao Paulo, Brazil
关键词
D O I
10.1109/MWSCAS.1998.759556
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper is presented an implementation of winner-take-all circuit using CMOS technology. In the proposed configuration the inputs are current and the outputs voltage. The simulation results show that the circuit can be a winner if its input is larger than the other by 2 mu A. The simulation also shows that the response time is 100ns at a 0.2pF load capacitance. To demonstrate the functionality of the proposed circuit, a two-input winner take all circuit was built and tested by using discrete CMOS transistor array (CD40071).
引用
收藏
页码:568 / 570
页数:3
相关论文
共 50 条
  • [1] WINNER-TAKE-ALL CIRCUIT FOR NEUROCOMPUTING APPLICATIONS
    PERFETTI, R
    [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (05): : 353 - 359
  • [2] An Offset Cancelled Winner-Take-All Circuit
    Kim, Dongsoo
    Cheon, Jimin
    Han, Gunhee
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (02): : 430 - 435
  • [3] CMOS CURRENT-MODE WINNER-TAKE-ALL CIRCUIT WITH DISTRIBUTED HYSTERESIS
    DEWEERTH, SP
    MORRIS, TG
    [J]. ELECTRONICS LETTERS, 1995, 31 (13) : 1051 - 1053
  • [4] CMOS winner-take-all circuits: A detail comparison
    Gunay, ZS
    SanchezSinencio, E
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 41 - 44
  • [5] Design of high performance CMOS current-mode winner-take-all circuit
    Yu, CC
    Tang, YC
    Liu, BD
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 568 - 572
  • [6] Improving the resolution of Lazzaro winner-take-all circuit
    Sekerkiran, B
    Cilingiroglu, U
    [J]. 1997 IEEE INTERNATIONAL CONFERENCE ON NEURAL NETWORKS, VOLS 1-4, 1997, : 1005 - 1008
  • [7] A winner-take-all circuit using neural networks as building blocks
    Tymoshchuk, P
    Kaszkurewicz, E
    [J]. NEUROCOMPUTING, 2005, 64 : 375 - 396
  • [8] Dynamically adaptable CMOS Winner-Take-All neural network
    Iizuka, K
    Miyamoto, M
    Matsui, H
    [J]. ADVANCES IN NEURAL INFORMATION PROCESSING SYSTEMS 9: PROCEEDINGS OF THE 1996 CONFERENCE, 1997, 9 : 713 - 719
  • [9] CMOS CURRENT-MODE WINNER-TAKE-ALL CIRCUIT WITH BOTH EXCITATORY AND INHIBITORY FEEDBACK
    STARZYK, JA
    FANG, X
    [J]. ELECTRONICS LETTERS, 1993, 29 (10) : 908 - 910
  • [10] Winner-Take-All Autoencoders
    Makhzani, Alireza
    Frey, Brendan
    [J]. ADVANCES IN NEURAL INFORMATION PROCESSING SYSTEMS 28 (NIPS 2015), 2015, 28