Testing reconfigured RAM's and scrambled address RAM's for pattern sensitive faults

被引:15
|
作者
Franklin, M [1 ]
Saluja, KK [1 ]
机构
[1] UNIV WISCONSIN, DEPT ELECT & COMP ENGN, MADISON, WI 53706 USA
基金
美国国家科学基金会;
关键词
D O I
10.1109/43.536714
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
State-of-the-art RAM chips are designed with spare rows and columns for reconfiguration purposes, After a RAM chip is reconfigured, physically adjacent spare cells may no longer have consecutive logical addresses, Another aspect that results in distinct logical and physical neighborhoods in RAM's is the scrambling of address lines, necessitated hy the need to minimize the overall silicon area and the critical path lengths, Test algorithms used to test reconfigured RAM's and scrambled address RAM's for the detection of physical neighborhood pattern sensitive faults have to consider that the physical and logical neighborhoods are different and that the address mapping of the reconfigured RAM is no longer available. In this paper, we present a test algorithm that detects static five-cell physical neighborhood pattern sensitive faults in reconfigured RAM's and RAM's with scrambled address lines, This algorithm is based on the widely used MSCAN and Marching test algorithms, and requires only O(N[log(2) N]) reads and writes to test an N-bit RAM array.
引用
收藏
页码:1081 / 1087
页数:7
相关论文
共 50 条