Design, integration and implementation of crypto cores in an SoC environment

被引:0
|
作者
Pandey, Jai Gopal [1 ]
Gupta, Sanskriti [1 ]
Karmakar, Abhijit [1 ]
机构
[1] Cent Elect Engn Res Inst CSIR, Integrated Syst Lab, Pilani, Rajasthan, India
关键词
Hardware architecture; Ciphers; AES; PRESENT; VLSI architecture; ASIC; FPGA-SoC; AES; EFFICIENT; ENERGY;
D O I
10.1108/MI-09-2021-0091
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose The paper aims to develop a systematic approach to design, integrate, and implement a set of crypto cores in a system-on-chip SoC) environment for data security applications. The advanced encryption standard (AES) and PRESENT block ciphers are deployed together, leading to a common crypto chip for performing encryption and decryption operations. Design/methodology/approach An integrated very large-scale integration (VLSI) architecture and its implementation for the AES and PRESENT ciphers is proposed. As per the choice, the architecture performs encryption or decryption operations for the selected cipher. Experimental results of the field-programmable gate array (FPGA) and application-specific integrated circuit (ASIC) implementations and related design analysis are provided. Findings FPGA implementation of the architecture on Xilinx xc5vfx70t-1-ff1136 device consumes 19% slices, whereas the ASIC design is implemented in 180 nm complementary metal-oxide semiconductor ASIC technology that takes 1.0746 mm(2) of standard cell area and consumes 14.26 mW of power at 50 MHz clock frequency. A secure audio application using the designed architecture on an open source SoC environment is also provided. A test methodology for validation of the designed chip using an FPGA-based platform and tools is discussed. Originality/value The proposed architecture is compared with a set of existing hardware architectures for analyzing various design metrics such as latency, area, maximum operating frequency, power, and throughput.
引用
收藏
页码:67 / 80
页数:14
相关论文
共 50 条
  • [31] Test and measurement of analog and RF cores in mixed-signal SoC environment
    Rashidzadeh, Rashid
    Ahmadi, Majid
    Miller, William C.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (10) : 1855 - 1865
  • [32] Implementation strategies of learning environment integration
    Kripac, Miroslav
    EISTA '06: 4TH INT CONF ON EDUCATION AND INFORMATION SYSTEMS: TECHNOLOGIES AND APPLICAT/SOIC'06: 2ND INT CONF ON SOCIAL AND ORGANIZATIONAL INFORMATICS AND CYBERNETICS, VOL II, 2006, : 67 - 70
  • [33] On-chip interconnection design and SoC integration with OCP
    Wang, Chih-Wea
    Lai, Chi-Shao
    Wu, Chi-Feng
    Hwang, Shih-Arn
    Lin, Ying-Hsi
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 25 - +
  • [34] An automatic interconnection rectification technique for SoC design integration
    Wang, CY
    Tung, SW
    Jou, JY
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 108 - 111
  • [35] Reusable Platform Design Methodology For SoC Integration And Verification
    Cho, Kwanghyun
    Kim, Jaebeom
    Jung, Euibong
    Kim, Sik
    Li, Zhenmin
    Cho, Young-Rae
    Min, Byeong
    Choi, Kyu-Myung
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 78 - 81
  • [36] Interface architecture generation for IP integration in SoC design
    Abbes, Fatma
    Abid, Mohamed
    Casseau, Emmanuel
    2006 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS, 2006, : 66 - +
  • [37] Accelerator Integration for Open-Source SoC Design
    Biancolin, David
    Magyar, Albert
    Karandikar, Sagar
    Amid, Alon
    Nikolic, Borivoje
    Bachrach, Jonathan
    Asanovic, Krste
    IEEE MICRO, 2021, 41 (04) : 58 - 66
  • [38] SOC design integration by using automatic interconnection rectification
    Wang, CY
    Tung, SW
    Jou, JY
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 744 - 747
  • [39] Design and Implementation of A Elliptic Curve Cryptosystem Based on SoC
    Li, Zheng
    Zheng, Bin
    Wang, Ruijiao
    2ND INTERNATIONAL SYMPOSIUM ON COMPUTER NETWORK AND MULTIMEDIA TECHNOLOGY (CNMT 2010), VOLS 1 AND 2, 2010, : 731 - 733
  • [40] Design and Implementation of a CMOS 802.11n SoC
    Sankaran, Sundar G.
    Zargari, Masoud
    Nathawad, Lalitkumar Y.
    Samavati, Hirad
    Mehta, Srenik S.
    Kheirkhahi, Alireza
    Chen, Phoebe
    Gong, Ke
    Vakili-Amini, Babak
    Hwang, Justin A.
    Chen, Shuo-Wei Mike
    Terrovitis, Manolis
    Kaczynski, Brian J.
    Limotyrakis, Sotirios
    Mack, Michael P.
    Gan, Haitao
    Lee, Meelan
    Chang, Richard T.
    Dogan, Hakan
    Abdollahi-Alibeik, Shahram
    Baytekin, Burcin
    Onodera, Keith
    Mendis, Suni
    Chang, Andrew
    Rajavi, Yashar
    Jen, Steve Hung-Min
    Su, David K.
    Wooley, Bruce A.
    IEEE COMMUNICATIONS MAGAZINE, 2009, 47 (04) : 134 - 143