Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes

被引:39
|
作者
Sreenivasulu, V. Bharath [1 ]
Narendar, Vadthiya [1 ]
机构
[1] Natl Inst Technol Warangal, Dept Elect & Commun Engn, Warangal 506004, Telangana, India
关键词
Analog/RF; Junctionless; Linearity; Symmetric/asymmetric spacer; SCEs; Vertically stacked nanowire FET; FIELD-EFFECT TRANSISTOR; FINFET; MODEL; POWER;
D O I
10.1016/j.mejo.2021.105214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, for the first time, we have investigated the DC, analog/RF, and linearity metrics of asymmetric spacer junctionless (JL) Gate-All-Around (GAA) vertically stacked nanowire field-effect-transistor (FET) for significantly enhanced performance at sub-5 nm nodes. The symmetric and asymmetric spacer lengths are optimized and compared towards the improvement of subthreshold swing (SS) and switching (I-ON/I-OFF) behavior with various spacer dielectrics. For optimal values of source (L-S) and drain (L-D) spacer lengths, the device I-ON/I-OFF ratio has an improvement of 22.69% and a reduction in I-OFF by 34.13% as compared to other variations. Our study reveals that, in symmetric spacer variations the device exhibits superior performance with L-S = 1.5 x L-D However, compared to symmetric, the asymmetric spacer exhibits higher and lower SS with L-D = 1.5 x LG(.) and L-D = 2.5 x L-G. Moreover, L-G scaling impact on SS, DIBL h, and are reported with various spacers. The optimized asymmetric spacer exhibits excellent DC characteristics with SS of 64 mV/dec and I-ON/I-OFF ratio of similar to 108 even for 5 nm gate length (L-G) ensures fundamental scaling. At.... of 10 nm with asymmetric spacer, a cut-off frequency (f(T)) = 0.4 THz, gain-bandwidth product (GBW) = 0.08 THz, and intrinsic delay (tau) = 1.3 ps are achieved. Finally, the device exhibits second order harmonic (gm(2)) = 0.2 mA/V-2 and third order harmonic (g(m3)) = 1.1 mA/V-3 at nano-regime. Thus optimally designed JL nanowire FET ensures potential candidate towards low-power, high frequency, and better linearity for future technology nodes.
引用
收藏
页数:13
相关论文
共 50 条
  • [41] Trap layer engineered gate-all-around vertically stacked twin Si-nanowire nonvolatile memory
    Fu, J.
    Buddharaju, K. D.
    Teo, S. H. G.
    Zhu, Chunxiang
    Yu, M. B.
    Singh, N.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. 2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 79 - 82
  • [42] Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Dual Work Function Metal Gates
    Mertens, H.
    Ritzenthaler, R.
    Chasin, A.
    Schram, T.
    Kunnen, E.
    Hikavyy, A.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Wostyn, K.
    Devriendt, K.
    Chew, S. A.
    Kim, M. S.
    Kikuchi, Y.
    Rosseel, E.
    Mannaert, G.
    Kubicek, S.
    Demuynck, S.
    Dangol, A.
    Bosman, N.
    Geypen, J.
    Carotan, P.
    Bender, H.
    Barla, K.
    Horiguchi, N.
    Mocuta, D.
    [J]. 2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [43] Self-Heating Mapping of the Experimental Device and Its Optimization in Advance Sub-5 nm Node Junctionless Multi-Nanowire FETs
    Kumar, Nitish
    Pali, Shraddha
    Gupta, Ankur
    Singh, Pushpapraj
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (01) : 33 - 40
  • [44] Vertically Stacked Gate-All-Around Si Nanowire Transistors: Key Process Optimizations and Ring Oscillator Demonstration
    Mertens, H.
    Ritzenthaler, R.
    Pena, V.
    Santoro, G.
    Kenis, K.
    Schulze, A.
    Litta, E. D.
    Chew, S. A.
    Devriendt, K.
    Chiarella, T.
    Demuynck, S.
    Yakimets, D.
    Jang, D.
    Spessot, A.
    Eneman, G.
    Dangol, A.
    Lagrain, P.
    Bender, H.
    Sun, S.
    Korolik, M.
    Kioussis, D.
    Kim, M.
    Bu, K-H.
    Chen, S. C.
    Cogorno, M.
    Devrajan, J.
    Machillot, J.
    Yoshida, N.
    Kim, N.
    Barla, K.
    Mocuta, D.
    Horiguchi, N.
    [J]. 2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [45] Design Technology Co-optimization for Enabling 5nm gate-all-around Nanowire 6T SRAM
    Huynh-Bao, Trong
    Sakhare, Sushil
    Ryckaert, Julien
    Yakimets, Dmitry
    Mercha, Abdelkarim
    Verkest, Diederik
    Thean, Aaron Voon-Yew
    Wambacq, Piet
    [J]. 2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [46] System-level Optimization and Benchmarking for InAs Nanowire Based Gate-All-Around Tunneling FETs
    Pan, Chenyun
    Ceyhan, Ahmet
    Naeemi, Azad
    [J]. PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 196 - 202
  • [47] Electron mobility extraction in triangular gate-all-around Si nanowire junctionless nMOSFETs with cross-section down to 5 nm
    Najmzadeh, Mohammad
    Berthome, Matthieu
    Sallese, Jean-Michel
    Grabinski, Wladek
    Ionescu, Adrian M.
    [J]. SOLID-STATE ELECTRONICS, 2014, 98 : 55 - 62
  • [48] Investigation and optimization of electrical and thermal performance for 5-nm GAA vertically stacked nanowire FETs
    Huang, Ning
    Liu, Weijing
    Li, Qinghua
    Bai, Wei
    Tang, Xiadong
    Yang, Ting
    [J]. MICROELECTRONICS JOURNAL, 2020, 95
  • [49] Characterization and Modeling of Hot Carrier Degradation in N-Channel Gate-All-Around Nanowire FETs
    Gupta, Charu
    Gupta, Anshul
    Tuli, Shikhar
    Bury, Erik
    Parvais, Bertrand
    Dixit, Abhisek
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (01) : 4 - 10
  • [50] Simulation of different structured gate-all-around FETs for 2 nm node
    Totorica, Nathan
    Hu, Wei
    Li, Feng
    [J]. ENGINEERING RESEARCH EXPRESS, 2024, 6 (03):