Fast simulation of interconnect-dominant circuits

被引:0
|
作者
Chen, B [1 ]
Yang, HZ [1 ]
Luo, R [1 ]
Wang, H [1 ]
机构
[1] Tsing Hua Univ, Dept EE, Beijing 100084, Peoples R China
关键词
circuit simulation; LU factorization; modified node analysis;
D O I
10.1109/ICASIC.2003.1277505
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the convergence of programmable cores. memory blocks. sensors and other analog/RF circuits on systein-on-a-chip (SoC) for networking and wireless applications is striding forward swiftly, there is an increased demand for accurate circuit-level verification of SoC designs. This paper presents a new simulation method of interconnect-dominant circuits via a two-step LU matrix factorization method. By using this new method. unnecessary repetitions of arithmetic operations are avoided in circuit analysis. As a result, plenty of simulation time is saved without losing accuracy. The simulation results show that this method is much more efficient than HSPICE while simulating interconnect-dominant networks.
引用
收藏
页码:124 / 127
页数:4
相关论文
共 50 条
  • [41] SASIMI: Sparsity-aware simulation of interconnect-dominated circuits with non-linear devices
    Jain, Jitesh
    Cauley, Stephen
    Koh, Cheng-Kok
    Balakrishnan, Venkataramanan
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 422 - 427
  • [42] Global multi-level reduction technique for nonlinear simulation of high-speed interconnect circuits
    Gunupudi, P
    Khazaka, R
    Dounavis, A
    Nakhla, M
    Achar, R
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2001, : 259 - 262
  • [43] Interconnect coupling noise in CMOS VLSI circuits
    Tang, Kevin T.
    Friedman, Eby G.
    Proceedings of the International Symposium on Physical Design, 1999, : 48 - 53
  • [44] Electromigration in submicron interconnect features of integrated circuits
    Ceric, H.
    Selberherr, S.
    MATERIALS SCIENCE & ENGINEERING R-REPORTS, 2011, 71 (5-6): : 53 - 86
  • [45] Graphene Devices, Interconnect and Circuits - Challenges and Opportunities
    Stan, Mircea R.
    Unluer, Dincer
    Ghosh, Avik
    Tseng, Frank
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 69 - 72
  • [46] Interconnect optimization to enhance the performance of subthreshold circuits
    Pable, S. D.
    Hasan, Z. H. Mohd.
    Abbasi, S. A.
    Alamoud, A. R. M.
    MICROELECTRONICS JOURNAL, 2013, 44 (05) : 454 - 461
  • [47] RCC: An RC compression system for interconnect circuits
    Lee, S
    Cho, K
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 41 (06) : 982 - 987
  • [48] Interconnect Reliability Assurance for Circuits with Billions of Transistors
    Turner, Timothy E.
    PROCEEDINGS OF THE 2013 20TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2013), 2013, : 149 - 152
  • [49] NEW GOLD CROSSOVERS INTERCONNECT INTEGRATED CIRCUITS
    不详
    BELL LABORATORIES RECORD, 1968, 46 (02): : 64 - &
  • [50] Low-swing interconnect interface circuits
    Zhang, H
    Rabaey, J
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 161 - 166