Fast simulation of interconnect-dominant circuits

被引:0
|
作者
Chen, B [1 ]
Yang, HZ [1 ]
Luo, R [1 ]
Wang, H [1 ]
机构
[1] Tsing Hua Univ, Dept EE, Beijing 100084, Peoples R China
关键词
circuit simulation; LU factorization; modified node analysis;
D O I
10.1109/ICASIC.2003.1277505
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the convergence of programmable cores. memory blocks. sensors and other analog/RF circuits on systein-on-a-chip (SoC) for networking and wireless applications is striding forward swiftly, there is an increased demand for accurate circuit-level verification of SoC designs. This paper presents a new simulation method of interconnect-dominant circuits via a two-step LU matrix factorization method. By using this new method. unnecessary repetitions of arithmetic operations are avoided in circuit analysis. As a result, plenty of simulation time is saved without losing accuracy. The simulation results show that this method is much more efficient than HSPICE while simulating interconnect-dominant networks.
引用
收藏
页码:124 / 127
页数:4
相关论文
共 50 条
  • [21] OPTIMAL INTERCONNECT CIRCUITS FOR VLSI
    BAKOGLU, HB
    MEINDL, JD
    ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 164 - 165
  • [22] A Fast and Accurate Reliability Simulation Method for Analog Circuits
    Toro-Frias, A.
    Castro-Lopez, R.
    Roca, E.
    Fernandez, F. V.
    Martin-Martinez, J.
    Rodriguez, R.
    Nafria, M.
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [23] A technique for fast transient statistical simulation of analog circuits
    López-Ahumada, R
    Rodríguez-Macías, R
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 64 - 67
  • [24] Fast Simulation of Circuits With Recursive Elements: Application to a BESS
    Bizzarri, Federico
    Brambilla, Angelo
    del Giudice, Davide
    Linaro, Daniele
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [25] Fast timing simulation of transient faults in digital circuits
    Dharchoudhury, A.
    Kang, S.M.
    Cha, H.
    Patel, J.H.
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 719 - 722
  • [26] Interconnect-driven nanoelectronic circuits
    Haruehanroengra, Sansiri
    Chen, D.
    Wang, Wei
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 694 - +
  • [27] An efficient program for analysis of interconnect circuits
    Sungur, M
    Ekinci, AS
    Atalar, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1997, 82 (06) : 641 - 654
  • [28] Graphene Interconnect for nano scale circuits
    Raja, P. S.
    Daniel, R. Joseph
    Thomas, Roopak Mathew
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [29] Interconnect challenges for nanoscale electronic circuits
    Srivastava, N
    Banerjee, K
    JOM, 2004, 56 (10) : 30 - 31
  • [30] Integrated Circuits and Systems for THz Interconnect
    Gu, Qun Jane
    2015 IEEE 16TH ANNUAL WIRELESS AND MICROWAVE TECHNOLOGY CONFERENCE (WAMICON), 2015,