Power management for modern VLSI loads using dynamic voltage scaling

被引:0
|
作者
Ng, WT [1 ]
Trescases, O [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Modern deep sub-micron MOS devices suffer from a significant amount of DC leakage power dissipation due to the tunneling current across the Ultrathin Late oxide and off-state drain to source leakage, etc. In this paper, a dynamic voltage scaling (DVS) technique is demonstrated experimentally to provide an automated real-time control of the supply voltage according to the required VLSI core clock frequency. The DVS scheme is made practical with the use of a high efficiency softswitching DC-DC converter and an on-chip frequency-to-voltage control loop. Using a 0.18 mu m CMOS CPLD chip to serve as a typical VLSI load, a power saving of greater than 50% at 0.6 times the maximum clock frequency was observed. This DVS architecture is suitable for managing the power consumption of modern VLSI chips where the demand oil processing rate varies constantly.
引用
下载
收藏
页码:1412 / 1415
页数:4
相关论文
共 50 条
  • [41] Low power distributed embedded systems: Dynamic voltage scaling and synthesis
    Luo, J
    Jha, NK
    HIGH PERFORMANCE COMPUTING - HIPC 2002, PROCEEDINGS, 2002, 2552 : 679 - 692
  • [42] Dynamic Voltage/Frequency Scaling for Power Reduction in Data Centers: Enough or Not?
    Jiang, Congfeng
    Wan, Jian
    Xu, Xianghua
    Li, Yunfa
    You, Xindong
    Yu, Dongjin
    2009 ISECS INTERNATIONAL COLLOQUIUM ON COMPUTING, COMMUNICATION, CONTROL, AND MANAGEMENT, VOL IV, 2009, : 428 - 431
  • [43] Towards Dynamic Voltage/Frequency Scaling for Power Reduction in Data Centers
    Jiang, Congfeng
    Zhao, Yinghui
    Wan, Jian
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS, PTS 1 AND 2, 2010, : 1148 - +
  • [44] Power Analysis Attack Resistance Engineering by Dynamic Voltage and Frequency Scaling
    Yang, Shengqi
    Gupta, Pallav
    Wolf, Marilyn
    Serpanos, Dimitrios
    Narayanan, Vijaykrishnan
    Xie, Yuan
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2012, 11 (03)
  • [45] Dynamic Voltage Scaling Scheduling on Power-aware Clusters under Power Constraints
    Terzopoulos, George
    Karatza, Helen D.
    17TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON DISTRIBUTED SIMULATION AND REAL TIME APPLICATIONS (DS-RT 2013), 2013, : 72 - 78
  • [46] Instruction-Cycle-Based Dynamic Voltage Scaling Power Management for Low-Power Digital Signal Processor With 53% Power Savings
    Peng, Shen-Yu
    Huang, Tzu-Chi
    Lee, Yu-Huei
    Chiu, Chao-Chang
    Chen, Ke-Horng
    Lin, Ying-Hsi
    Lee, Chao-Cheng
    Tsai, Tsung-Yen
    Huang, Chen-Chih
    Chen, Long-Der
    Yang, Cheng-Chen
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) : 2649 - 2661
  • [47] Power management of aggregate electric water heater loads by voltage control
    Nehrir, A. Hashem
    Jia, Min
    Pierre, Donald A.
    Harnmerstrom, Donald J.
    2007 IEEE POWER ENGINEERING SOCIETY GENERAL MEETING, VOLS 1-10, 2007, : 3393 - 3398
  • [48] Dynamic Supply and Threshold Voltage Scaling for CMOS Digital Circuits Using In-Situ Power Monitor
    Mehta, Nandish
    Amrutur, Bharadwaj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (05) : 892 - 901
  • [49] Reducing dynamic power consumption in synchronous sequential digital designs using retiming and supply voltage scaling
    Chabini, N
    Wolf, W
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (06) : 573 - 589
  • [50] Optimizing dynamic electric ferry loads with intelligent power management
    Roy, Rajib Baran
    Alahakoon, Sanath
    Arachchillag, Shantha Jayasinghe
    Rahman, Saifur
    ENERGY REPORTS, 2023, 9 : 5952 - 5963