A Semi-Formal Technique to Generate Effective Test Sequences for Reconfigurable Scan Networks

被引:0
|
作者
Cantoro, Riccardo [1 ]
Damljanovic, Aleksa [1 ]
Reorda, Matteo Sonza [1 ]
Squillero, Giovanni [1 ]
机构
[1] Politecn Torino, Turin, Italy
关键词
D O I
10.1109/ITC-Asia.2018.00020
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The broad need to efficiently access all the instrumentation embedded within a semiconductor device called for a standardization, and the reconfigurable scan networks proposed in IEEE 1687 have been demonstrated effective in handling complex infrastructures. At the same time, different techniques have been proposed to test the new circuitry required; however, most of the automatic approaches are either too computationally demanding to be applied in complex cases, or too approximate to yield high-quality tests. This paper models the state of a reconfigurable scan network with a finite state automaton, using the length of the active path as the output alphabet and the configurations as input symbols. Permanent faults are represented as incorrect transitions, and a greedy algorithm is used to generate a functional test sequence able to detect all these multiple state-transition faults. The automaton's state set and the input alphabet are small subsets of the possible ones, and are carefully chosen. Experimental results on ITC'16 benchmarks demonstrate that the proposed approach is broadly applicable; the test sequences are more efficient than the ones previously generated by search heuristics.
引用
收藏
页码:55 / 60
页数:6
相关论文
共 21 条
  • [1] A New Technique to Generate Test Sequences for Reconfigurable Scan Networks
    Cantoro, Riccardo
    Damljanovic, Aleksa
    Reorda, Matteo Sonza
    Squillero, Giovanni
    di Torino, Politecnico
    2018 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2018,
  • [2] How to generate tests using semi-formal technique: Industrial experiences
    Dushina, J
    Benjamin, M
    Geist, D
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 607 - 611
  • [3] Semi-formal test generation with Genevieve
    Dushina, J
    Benjamin, M
    Geist, D
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 617 - 622
  • [4] Combining Semi-Formal and Formal Methods for the Developement of Distributed Reconfigurable Control Systems
    Oueslati, Raja
    Mosbahi, Olfa
    Khalgui, Mohamed
    Li, Zhiwu
    Qu, Ting
    IEEE ACCESS, 2018, 6 : 70426 - 70443
  • [5] Semi-formal test generation for a block of industrial DSP
    Dushina, J
    Benjamin, M
    Geist, D
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 131 - 136
  • [6] Test of Reconfigurable Modules in Scan Networks
    Cantoro, Riccardo
    Zadegan, Farrokh Ghani
    Palena, Marco
    Pasini, Paolo
    Larsson, Erik
    Reorda, Matteo Sonza
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (12) : 1806 - 1817
  • [7] Test Strategies for Reconfigurable Scan Networks
    Kochte, Michael A.
    Baranowski, Rafal
    Schaal, Marcel
    Wunderlich, Hans-Joachim
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 113 - 118
  • [8] Online Periodic Test of Reconfigurable Scan Networks
    Lylina, Natalia
    Wang, Chih-Hao
    Wunderlich, Hans-Joachim
    2022 IEEE 31ST ASIAN TEST SYMPOSIUM (ATS 2022), 2022, : 78 - 83
  • [9] Test Time Minimization in Reconfigurable Scan Networks
    Cantoro, R.
    Palena, M.
    Pasini, P.
    Reorda, M. Sonza
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 119 - 124
  • [10] Semi-formal test generation and resolving a temporal abstraction problem in practice: Industrial application
    Dushina, J
    Benjamin, M
    Geist, D
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 699 - 704