10-Gb/s 0.13-μm CMOS Inductorless Modified-RGC Transimpedance Amplifier

被引:52
|
作者
Taghavi, Mohammad Hossein [1 ]
Belostotski, Leonid [1 ]
Haslett, James W. [1 ]
Ahmadi, Peyman [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, Calgary, AB T2N 1N4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Cross-coupled immittance converter; regulated cascode transimpedance amplifier; transimpedance amplifier; BANDWIDTH ENHANCEMENT; OPTICAL RECEIVER; FRONT-END; NM CMOS; TECHNOLOGY; DESIGN; LIMIT;
D O I
10.1109/TCSI.2015.2440732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an inductorless 0.13-mu m CMOS TIA structure that is a modified version of a regulated cascode (RGC) TIA. An immittance converter is incorporated to reduce power consumption while increasing transimpedance gain. Measured 3-dB bandwidth is 7 GHz, sufficient for 10-Gb/s operation, in the presence of 250 fF capacitance at the TIA input, representative of typical CMOS photodiode capacitance. The transimpedance gain of the single-stage TIA is 50 dB Omega, and the group-delay variation is less than +/- 19 ps over the 3-dB bandwidth. The circuit occupies an active area of 180 mu m x 90 mu m and consumes 7 mW from a 1.5-V supply. The measured average input-referred current noise of the TIA is 31 pA/root Hz. Simulations and analysis show that the proposed single-stage TIA architecture is capable of achieving improvement in the transimpedance limit over a single-stage RGC TIA designed for the same data rate and the same input photodiode capacitance. A comparison of measurement results to published TIAs also demonstrates the competitive performance of the proposed TIA in terms of the TIA transimpendance gain, band-width, area, and power consumption.
引用
收藏
页码:1971 / 1980
页数:10
相关论文
共 50 条
  • [41] Inductorless CMOS Receiver Front-End Circuits for 10-Gb/s Optical Communications
    Chen, Hsin-Liang
    Chen, Chih-Hao
    Yang, Wei-Bin
    Chiang, Jen-Shiun
    [J]. JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2009, 12 (04): : 449 - 458
  • [42] A 40 Gb/s Fully Differential Transimpedance Amplifier in 0.13 μm SiGe BiCMOS Technology
    Luo, Xianliang
    Li, Wei
    Tang, Pan
    [J]. 2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 312 - 316
  • [43] A 10-Gb/s inductorless optical receiver in 0.18-μm SiGe BiCMOS
    Xue, Zhe
    He, Jin
    Fang, Ya
    Wang, Hao
    Chang, Sheng
    Huang, Qijun
    Zhu, Yinxia
    [J]. MICROELECTRONICS JOURNAL, 2019, 86 : 34 - 39
  • [44] 10-Gb/s limiting amplifier and laser/modulator driver in 0.18-μm CMOS technology
    Galal, S
    Razavi, B
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2138 - 2146
  • [45] 10-Gb/s Inductorless CDRs With Digital Frequency Calibration
    Liang, Che-Fu
    Chu, Hong-Lin
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (09) : 2514 - 2524
  • [46] A 60-GHz low noise amplifier in 0.13-μm CMOS
    Feng, Yu
    Skafidas, Efstratios
    Evans, Rob
    [J]. 6TH WSEAS INT CONF ON INSTRUMENTATION, MEASUREMENT, CIRCUITS & SYSTEMS/7TH WSEAS INT CONF ON ROBOTICS, CONTROL AND MANUFACTURING TECHNOLOGY, PROCEEDINGS, 2007, : 144 - +
  • [47] DIFFERENTIAL Tx AMPLIFIER AT 24 GHz IN 0.13-μm CMOS TECHNOLOGY
    Alexanian, Angelos
    Carrez, Frederic
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (02) : 532 - 536
  • [48] 8 Gbits/s inductorless transimpedance amplifier in 90 nm CMOS technology
    Mohamed Atef
    Francisco Aznar
    Stefan Schidl
    Andreas Polzer
    Wolfgang Gaberl
    Horst Zimmermann
    [J]. Analog Integrated Circuits and Signal Processing, 2014, 79 : 27 - 36
  • [49] 8 Gbits/s inductorless transimpedance amplifier in 90 nm CMOS technology
    Atef, Mohamed
    Aznar, Francisco
    Schidl, Stefan
    Polzer, Andreas
    Gaberl, Wolfgang
    Zimmermann, Horst
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 79 (01) : 27 - 36
  • [50] A 25.5mW 10Gb/s inductorless receiver with an adaptive front-end in 0.13 μm CMOS
    Monga, Sushrant
    Chatterjee, Shouri
    [J]. 2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 431 - 436