10-Gb/s 0.13-μm CMOS Inductorless Modified-RGC Transimpedance Amplifier

被引:52
|
作者
Taghavi, Mohammad Hossein [1 ]
Belostotski, Leonid [1 ]
Haslett, James W. [1 ]
Ahmadi, Peyman [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, Calgary, AB T2N 1N4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Cross-coupled immittance converter; regulated cascode transimpedance amplifier; transimpedance amplifier; BANDWIDTH ENHANCEMENT; OPTICAL RECEIVER; FRONT-END; NM CMOS; TECHNOLOGY; DESIGN; LIMIT;
D O I
10.1109/TCSI.2015.2440732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an inductorless 0.13-mu m CMOS TIA structure that is a modified version of a regulated cascode (RGC) TIA. An immittance converter is incorporated to reduce power consumption while increasing transimpedance gain. Measured 3-dB bandwidth is 7 GHz, sufficient for 10-Gb/s operation, in the presence of 250 fF capacitance at the TIA input, representative of typical CMOS photodiode capacitance. The transimpedance gain of the single-stage TIA is 50 dB Omega, and the group-delay variation is less than +/- 19 ps over the 3-dB bandwidth. The circuit occupies an active area of 180 mu m x 90 mu m and consumes 7 mW from a 1.5-V supply. The measured average input-referred current noise of the TIA is 31 pA/root Hz. Simulations and analysis show that the proposed single-stage TIA architecture is capable of achieving improvement in the transimpedance limit over a single-stage RGC TIA designed for the same data rate and the same input photodiode capacitance. A comparison of measurement results to published TIAs also demonstrates the competitive performance of the proposed TIA in terms of the TIA transimpendance gain, band-width, area, and power consumption.
引用
收藏
页码:1971 / 1980
页数:10
相关论文
共 50 条
  • [31] A RGC-based, low-power, CMOS transimpedance amplifier for 10Gb/s optical receivers
    Soltanisarvestani, Razieh
    Zohoori, Soorena
    Soltanisarvestani, Ahad
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2020, 107 (03) : 444 - 460
  • [32] A 10-Gb/s, 95-dBΩ, 20-mW Optical Receiver Front-End in 0.13-μm CMOS Technology
    Oh, W. S.
    Park, K.
    Min, K. W.
    Im, Y. M.
    Lee, Y. S.
    [J]. 2009 SYMPOSIUM ON PHOTONICS AND OPTOELECTRONICS (SOPO 2009), 2009, : 332 - +
  • [33] A 10-Gb/s low-power inverter-based optical receiver front-end in 0.13-μm CMOS process
    Gong, Yihong
    Chen, Qibin
    Tu, Ruiyong
    Wu, Sini
    Xie, Jin
    Sun, Qiyan
    Li, Jinghu
    Luo, Zhicong
    [J]. INTEGRATION-THE VLSI JOURNAL, 2024, 94
  • [34] A 56 Gb/s PAM-4 Linear Transimpedance Amplifier in 0.13-μm SiGe BiCMOS Technology for Optical Receivers
    Bhagavatheeswaran, Shanthi
    Cummings, Terry
    Tangen, Eric
    Heins, Matt
    Chan, Richard
    Steinbeiser, Craig
    [J]. 2017 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS), 2017,
  • [35] A 10-Gb/s Inductorless CMOS Analog Equalizer With an Interleaved Active Feedback Topology
    Lu, Jian-Hao
    Chen, Ke-Hou
    Liu, Shen-Iuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (02) : 97 - 101
  • [36] A 20-Gb/s adaptive equalizer in 0.13-μm CMOS technology
    Lee, Jri
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (09) : 2058 - 2066
  • [37] A 9.95-11.3-Gb/s XFP transceiver in 0.13-μm CMOS
    Kenney, John G.
    Dalton, Declan
    Evans, Eric
    Eskiyerli, Murat Hayri
    Hilton, Barry
    Hitchcox, Dave
    Kwok, Terence
    Mulcahy, Daniel
    McQuilkin, Chris
    Reddy, Viswabharath
    Selvanayagam, Siva
    Shepherd, Paul
    Titus, Ward S.
    DeVito, Lawrence
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2901 - 2910
  • [38] A 10-Gb/s-18.8 dBm Sensitivity 5.7 mW Fully-Integrated Optoelectronic Receiver With Avalanche Photodetector in 0.13-μm CMOS
    Nayak, Spoorthi
    Ahmed, Abdelrahman H.
    Sharkia, Ahmad
    Raman, Ajith Sivadhasan
    Mirabbasi, Shahriar
    Shekhare, Sudip
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (08) : 3162 - 3173
  • [39] A 56-Gb/s Transimpedance Amplifier in 0.13-μm SiGe BiCMOS for an Optical Receiver with-18.8-dBm Input Sensitivity
    Honda, Kentaro
    Katsurai, Hiroaki
    Nada, Masahiro
    Nogawa, Masafumi
    Nosaka, Hideyuki
    [J]. 2016 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS), 2016, : 233 - 236
  • [40] A 1.5-v 2-9.6-GHz inductorless low-noise amplifier in 0.13-μm CMOS
    Li, Qiang
    Zhang, Yue Ping
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2007, 55 (10) : 2015 - 2023