PVHArray: An Energy-Efficient Reconfigurable Cryptographic Logic Array With Intelligent Mapping

被引:17
|
作者
Du, Yiran [1 ]
Li, Wei [1 ]
Dai, Zibin [1 ]
Nan, Longmei [1 ]
机构
[1] Inst Informat Sci & Technol, Zhengzhou 450000, Peoples R China
基金
中国国家自然科学基金;
关键词
Logic arrays; Ciphers; Arrays; Program processors; Heuristic algorithms; Hardware; Cryptographic; energy efficiency; intelligent mapping; pipeline variable; reconfigurable array; CRYPTO-PROCESSOR; ARCHITECTURE;
D O I
10.1109/TVLSI.2020.2972392
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a coarse-grained reconfigurable cryptographic logic array named PVHArray and an intelligent mapping algorithm for cryptographic algorithms. We propose three techniques to improve energy efficiency without affecting performance. First, the coarse-grained pipeline variable reconfigurable operation units balance the system critical path delay and number of algorithm operations to ensure the best performance. Second, the hierarchical interconnect network overcomes the shortcomings of a single network, providing PVHArray with good interconnectivity and scalability while managing the network hardware resource overhead. Third, the distributed control network supports accurate period-oriented control with a lightweight hardware structure, preserving hardware resources for other performance enhancements. We combine these advances with deep learning to propose a type of smart ant colony optimization mapping algorithm to improve algorithm mapping performance. We implemented our PVHArray on a 12.25 mm(2) silicon square with 55-nm CMOS technology, with each algorithm working at its optimum frequency. Experiments show that PVHArray improved performance by about 12.9% per unit area and 13.9% per unit power compared with the reconfigurable cryptographic logic array REMUS_LPP and other state-of-the-art cryptographic structures. For cryptographic algorithm mapping, our smart ant colony optimization (SACO) algorithm reduced compilation time by nearly 38%. Finally, PVHArray supports a variety of types of cryptographic algorithms.
引用
收藏
页码:1302 / 1315
页数:14
相关论文
共 50 条
  • [31] Deep Reinforcement Learning for Secrecy Energy-Efficient UAV Communication with Reconfigurable Intelligent Surface
    Tham, Mau-Luen
    Wong, Yi Jie
    Iqbal, Amjad
    Bin Ramli, Nordin
    Zhu, Yongxu
    Dagiuklas, Tasos
    [J]. 2023 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE, WCNC, 2023,
  • [32] Energy-Efficient Joint Resource Allocation With Reconfigurable Intelligent Surfaces in Symbiotic Radio Networks
    Li, Jing
    Li, Xin
    Bi, Yanjun
    Ma, Jian
    [J]. IEEE TRANSACTIONS ON COGNITIVE COMMUNICATIONS AND NETWORKING, 2022, 8 (04) : 1816 - 1827
  • [33] Active Reconfigurable Intelligent Surface Enhanced Secure and Energy-Efficient Communication of Jittering UAV
    Ge, Yimeng
    Fan, Jiancun
    Zhang, Jinbo
    [J]. IEEE INTERNET OF THINGS JOURNAL, 2023, 10 (24) : 22386 - 22400
  • [34] An energy-efficient dynamically reconfigurable cryptographic engine with improved power/EM-side-channel-attack resistance
    Chenchen DENG
    Min ZHU
    Jinjiang YANG
    Youyu WU
    Jiaji HE
    Bohan YANG
    Jianfeng ZHU
    Shouyi YIN
    Shaojun WEI
    Leibo LIU
    [J]. Science China(Information Sciences), 2022, (04) : 289 - 290
  • [35] A High Energy-Efficient Reconfigurable VLIW Symmetric Cryptographic Processor with Loop Buffer Structure and Chain Processing Mechanism
    LI Wei
    ZENG Xiaoyang
    DAI Zibin
    NAN Longmei
    CHEN Tao
    MA Chao
    [J]. Chinese Journal of Electronics, 2017, 26 (06) : 1161 - 1167
  • [36] An energy-efficient dynamically reconfigurable cryptographic engine with improved power/EM-side-channel-attack resistance
    Chenchen Deng
    Min Zhu
    Jinjiang Yang
    Youyu Wu
    Jiaji He
    Bohan Yang
    Jianfeng Zhu
    Shouyi Yin
    Shaojun Wei
    Leibo Liu
    [J]. Science China Information Sciences, 2022, 65
  • [37] Mapping of the AES Cryptographic Algorithm on a Coarse-Grain Reconfigurable Array Processor
    Garcia, Andres
    Berekovic, Mladen
    Aa, Tom Vander
    [J]. 2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 245 - +
  • [38] Energy-efficient hybrid wakeup logic
    Huang, M
    Renau, J
    Torrellas, J
    [J]. ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 196 - 201
  • [39] An energy-efficient dynamically reconfigurable cryptographic engine with improved power/EM-side-channel-attack resistance
    Deng, Chenchen
    Zhu, Min
    Yang, Jinjiang
    Wu, Youyu
    He, Jiaji
    Yang, Bohan
    Zhu, Jianfeng
    Yin, Shouyi
    Wei, Shaojun
    Liu, Leibo
    [J]. SCIENCE CHINA-INFORMATION SCIENCES, 2022, 65 (04)
  • [40] A High Energy-Efficient Reconfigurable VLIW Symmetric Cryptographic Processor with Loop Buffer Structure and Chain Processing Mechanism
    Li Wei
    Zeng Xiaoyang
    Dai Zibin
    Nan Longmei
    Chen Tao
    Ma Chao
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2017, 26 (06) : 1161 - 1167