PVHArray: An Energy-Efficient Reconfigurable Cryptographic Logic Array With Intelligent Mapping

被引:17
|
作者
Du, Yiran [1 ]
Li, Wei [1 ]
Dai, Zibin [1 ]
Nan, Longmei [1 ]
机构
[1] Inst Informat Sci & Technol, Zhengzhou 450000, Peoples R China
基金
中国国家自然科学基金;
关键词
Logic arrays; Ciphers; Arrays; Program processors; Heuristic algorithms; Hardware; Cryptographic; energy efficiency; intelligent mapping; pipeline variable; reconfigurable array; CRYPTO-PROCESSOR; ARCHITECTURE;
D O I
10.1109/TVLSI.2020.2972392
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a coarse-grained reconfigurable cryptographic logic array named PVHArray and an intelligent mapping algorithm for cryptographic algorithms. We propose three techniques to improve energy efficiency without affecting performance. First, the coarse-grained pipeline variable reconfigurable operation units balance the system critical path delay and number of algorithm operations to ensure the best performance. Second, the hierarchical interconnect network overcomes the shortcomings of a single network, providing PVHArray with good interconnectivity and scalability while managing the network hardware resource overhead. Third, the distributed control network supports accurate period-oriented control with a lightweight hardware structure, preserving hardware resources for other performance enhancements. We combine these advances with deep learning to propose a type of smart ant colony optimization mapping algorithm to improve algorithm mapping performance. We implemented our PVHArray on a 12.25 mm(2) silicon square with 55-nm CMOS technology, with each algorithm working at its optimum frequency. Experiments show that PVHArray improved performance by about 12.9% per unit area and 13.9% per unit power compared with the reconfigurable cryptographic logic array REMUS_LPP and other state-of-the-art cryptographic structures. For cryptographic algorithm mapping, our smart ant colony optimization (SACO) algorithm reduced compilation time by nearly 38%. Finally, PVHArray supports a variety of types of cryptographic algorithms.
引用
收藏
页码:1302 / 1315
页数:14
相关论文
共 50 条
  • [21] Energy-efficient beamforming optimization for MISO communication based on reconfigurable intelligent surface
    Tan, Fangqing
    Xu, Xu
    Chen, Hongbin
    Li, Shichao
    [J]. PHYSICAL COMMUNICATION, 2023, 57
  • [22] Relay-Reconfigurable Intelligent Surface Cooperation for Energy-Efficient Multiuser Systems
    Obeed, Mohanad
    Chaaban, Anas
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC WORKSHOPS), 2021,
  • [23] Energy-Efficient Single Transistor Neuron for Reconfigurable Threshold Logic and Image Classification
    Khanday, Mudasir A.
    Bashir, Faisal
    Khanday, Farooq A.
    [J]. 2022 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2022,
  • [24] Delay-Aware and Energy-Efficient Resource Allocation for Reconfigurable Intelligent Surfaces
    Moosavi, Nazanin
    Zappone, Alessio
    Azmi, Paeiz
    Sinaie, Mahnaz
    [J]. IEEE COMMUNICATIONS LETTERS, 2023, 27 (02) : 605 - 609
  • [25] AI-Assisted Energy-Efficient and Intelligent Routing for Reconfigurable Wireless Networks
    Jiang, Dingde
    Wang, Zhihao
    Wang, Wenjuan
    Lv, Zhihan
    Choo, Kim-Kwang Raymond
    [J]. IEEE TRANSACTIONS ON NETWORK SCIENCE AND ENGINEERING, 2022, 9 (01): : 78 - 88
  • [26] Energy-Efficient Specialization of Functional Units in a Coarse-Grained Reconfigurable Array
    Van Essen, Brian
    Panda, Robin
    Wood, Aaron
    Ebeling, Carl
    Hauck, Scott
    [J]. FPGA 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2011, : 107 - 110
  • [27] Energy-efficient reconfigurable AI processor
    Wu, Nanjian
    [J]. JOURNAL OF SEMICONDUCTORS, 2019, 40 (05)
  • [28] Energy-efficient reconfigurable AI processor
    Nanjian Wu
    [J]. Journal of Semiconductors, 2019, (05) : 5 - 5
  • [29] Performance modeling of reconfigurable SoC architectures and energy-efficient mapping of a class of applications
    Ou, JZ
    Choi, S
    Prasanna, VK
    [J]. FCCM 2003: 11TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2003, : 241 - 250
  • [30] Energy-efficient reconfigurable AI processor
    Nanjian Wu
    [J]. Journal of Semiconductors, 2019, 40 (05)