Configurable CNN SoC Co-Processor Architecture

被引:1
|
作者
Wijaya, Joshua Adiel [1 ]
Adiono, Trio [2 ]
机构
[1] Inst Teknol Bandung, Sch Elect Engn & Informat, Bandung, Indonesia
[2] Univ Ctr Excellence Microelect, Inst Teknol Bandung, Bandung, Indonesia
关键词
Convolution Neural Network (CNN); System on Chip (SoC); processor;
D O I
10.1109/isocc47750.2019.9078513
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we proposed a configurable CNN architecture design for use in a SoC co-processor. The co-processor is configured and generated by the proposed design tools utilizing folding architecture and multiple processing elements working in parallel. The proposed system utilized a configurable system designer that can automatically generate the verilog source file that defines a CNN processor that can process various image and kernel sizes. The system designer also able to generate the program code to be run on the SoC platform. The system design has been verified using a ZYNQ (TM) 7000 SoC platform and shows the processing result is similar to the simulation results. The system can reach the processing speed of 72.727 MHz.
引用
下载
收藏
页码:281 / 282
页数:2
相关论文
共 50 条
  • [31] A GRAPHICS CO-PROCESSOR AND ITS DISPLAY PROCESSOR ICS
    QUEINNEC, O
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1987, 33 (04) : 551 - 556
  • [32] Design Space Exploration for an ASIP/Co-Processor Architecture used in GNSS Receivers
    G. Kappen
    L. Kurz
    O. Priebe
    T. G. Noll
    Journal of Signal Processing Systems, 2010, 58 : 41 - 51
  • [33] A Speech Recognition SoC Based on ARM7-TDMI Core and a MSAC Co-processor
    Geng, Hui
    Liang, Weiqian
    Dong, Ming
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 235 - +
  • [34] Co-processor architecture for MPEG-4 main profile visual compositing
    Berekovic, M
    Pirsch, P
    Selinger, T
    Wels, KI
    Miro, C
    Lafage, A
    Heer, C
    Ghigo, G
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 180 - 183
  • [35] Architecture of an Image Rendering Co-Processor for MPEG-4 Visual Compositing
    M. Berekovic
    P. Pirsch
    T. Selinger
    K.-I.- Wels
    C. Miro
    A. Lafage
    C. Heer
    G. Ghigo
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 157 - 171
  • [36] Reconfigurable co-processor for software acceleration
    Electronic Product Design, 1997, 18 (11):
  • [37] A design of hardware cryptographic co-processor
    Fan, MY
    Wang, JH
    Wang, GW
    IEEE SYSTEMS, MAN AND CYBERNETICS SOCIETY INFORMATION ASSURANCE WORKSHOP, 2003, : 234 - 236
  • [38] Practical experiences with the SPARXIL co-processor
    Koch, A
    Golze, U
    THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 394 - 398
  • [39] Magnonic active ring co-processor
    Balynsky, Mykhaylo
    Khivintsev, Yuri
    Kozhevnikov, Alexander
    Nikulin, Yuri
    Sakharov, Valentin
    Filimonov, Yuri
    Khitun, Alexander
    JOURNAL OF APPLIED PHYSICS, 2023, 133 (02)
  • [40] SYSTEM EMULATES CO-PROCESSOR PAIRS
    不详
    ELECTRONIC DESIGN, 1982, 30 (04) : 222 - 222