Integrated Optimization of Partitioning, Scheduling, and Floorplanning for Partially Dynamically Reconfigurable Systems

被引:7
|
作者
Chen, Song [1 ]
Huang, Jinglei [2 ]
Xu, Xiaodong [1 ]
Ding, Bo [1 ]
Xu, Qi [3 ]
机构
[1] Univ Sci & Technol China, Sch Microelect, Hefei 230027, Anhui, Peoples R China
[2] State Key Lab Air Traff Management Syst & Technol, Dept Intelligent Decis, Nanjing 210007, Jiangsu, Peoples R China
[3] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230009, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
Field-programmable gate arrays (FPGAs); floorplanning; partially dynamically reconfigurable (PDR); partitioned sequence triple (P-ST); partitioning; scheduling; TASK GRAPHS;
D O I
10.1109/TCAD.2018.2883982
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Confronted with the challenge of high performance for applications and the restriction of hardware resources for field-programmable gate arrays (FPGAs), partial dynamic reconfiguration technology is anticipated to accelerate the reconfiguration process and alleviate the device shortage. In this paper, we propose an integrated optimization framework for task partitioning, scheduling, and floorplanning on partially dynamically reconfigurable FPGAs. The partition, schedule, and floorplan of the tasks are represented by the partitioned sequence triple (P-ST) (PS, QS, RS), where (PS, QS) is a hybrid nested sequence pair for representing the spatial and temporal partitions, as well as the floorplan, and RS is the partitioned dynamic configuration order of the tasks. The floorplanning and scheduling of task modules can be computed from the P-ST in O(n(2)) time. To integrate the exploration of the scheduling and floorplanning design space, we use a simulated annealing-based search engine and elaborate a perturbation method, where a randomly chosen task module is removed from the partition sequence triple and then reinserted into a proper position selected from all the O(n(3)) possible combinations of partition, schedule and floorplan. We also prove a sufficient and necessary condition for the feasibility of the partitioning of tasks and scheduling of task configurations, and derive conditions for the feasibility of the insertion points in a P-ST. The experimental results demonstrate the efficiency and effectiveness of the proposed framework.
引用
收藏
页码:199 / 212
页数:14
相关论文
共 50 条
  • [41] Power Optimal Partitioning for Dynamically Reconfigurable FPGA
    Tai, Tzu-Chiang
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION SECURITY AND INTELLIGENT CONTROL (ISIC 2012), 2012, : 37 - 40
  • [42] Task Clustering Approach to Optimize the Scheduling on a Partially Dynamically Reconfigurable FPGAs for image processing algorithms
    Abdali, El Mehdi
    Pelcat, Maxime
    Berry, Francois
    Diguet, Jean-Philippe
    Heller, Dominique
    ICDSC 2016: 10TH INTERNATIONAL CONFERENCE ON DISTRIBUTED SMART CAMERA, 2016, : 230 - 231
  • [43] Model-Based Verification and Estimation Framework for Dynamically Partially Reconfigurable Systems
    Huang, Chun-Hsian
    Hsiung, Pao-Ann
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2011, 7 (02) : 287 - 301
  • [44] Software-Controlled Dynamically Swappable Hardware Design in Partially Reconfigurable Systems
    Huang, Chun-Hsian
    Hsiung, Pao-Ann
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2008, (01)
  • [45] Evaluation of 3D-packing representations for scheduling of dynamically reconfigurable systems
    Kohira, Yukihide
    Kodama, Chikaaki
    Fujiyoshi, Kunihiro
    Takahashi, Atsushi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4487 - 4490
  • [46] Scheduling programs with conditional branches for look-ahead dynamically reconfigurable systems
    Laskowski, E
    Tudruj, M
    PROCEEDINGS OF THE 14TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2005, : 211 - 218
  • [47] Dynamically reconfigurable integrated optical circulators
    Huang, Duanni
    Pintus, Paolo
    Zhang, Chong
    Morton, Paul
    Shoji, Yuya
    Mizumoto, Tetsuya
    Bowers, John E.
    OPTICA, 2017, 4 (01): : 23 - 30
  • [48] Temporal partitioning and scheduling for reconfigurable computing
    GajjalaPurna, KM
    Bhatia, D
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 329 - 330
  • [49] Genetic algorithm driven hardware-software partitioning for dynamically reconfigurable embedded systems
    Harkin, J
    McGinnity, TM
    Maguire, LP
    MICROPROCESSORS AND MICROSYSTEMS, 2001, 25 (05) : 263 - 274
  • [50] UML-based design flow and partitioning methodology for dynamically reconfigurable computing systems
    Tseng, CH
    Hsiung, PA
    EMBEDDED AND UBIQUITOUS COMPUTING - EUC 2005, 2005, 3824 : 479 - 488