Design of an SCL logic based Current Comparator

被引:0
|
作者
Bhatia, Veepsa [1 ]
Pandey, Neeta [2 ]
Prasanthi, Sri Ranjani [2 ]
机构
[1] Indira Gandhi Delhi Tech Univ Women, Dept ECE, Delhi, India
[2] Delhi Technol Univ, Dept ECE, Delhi, India
关键词
Current mode; SCL; PFSCL; Current comparator; SOURCE-COUPLED LOGIC; HIGH-SPEED; CMOS; INVERTER; NOISE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a current comparator based on Source Coupled Logic (SCL) style and its variant called Positive Feedback Source Coupled Logic (PFSCL). It uses three stages namely current to voltage converter, SCL inverter and a PFSCL inverter. The proposed comparator functionality is examined through simulations using 0.18 mu m TSMC CMOS technology parameters. The propagation delay, resolution and power consumption are found as 0.8ns, +/- 10nA and 28 mu W respectively with an offset of 0.20mV. Process corner analysis and Monte Carlo Simulations have also been included to evaluate performance of the proposal with respect to transistor mismatches. Post layout simulations have also been carried out to validate the performance of the proposed current comparator.
引用
收藏
页码:1134 / 1137
页数:4
相关论文
共 50 条
  • [41] AC resistance bridge based on the cryogenic current comparator
    Seppa, H
    Satrapinski, A
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (02) : 463 - 466
  • [42] BDD based Logic Synthesis and Optimization for Low Power Comparator Circuit
    Sinha, Sanjeet K.
    Tripathi, Suman Lata
    [J]. 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT CIRCUITS AND SYSTEMS (ICICS 2018), 2018, : 37 - 41
  • [43] On Source Couple Logic (SCL) Layout
    Azaga, Mohamed
    Othman, Masuri
    [J]. WCECS 2008: WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, 2008, : 177 - 180
  • [44] A PRECISION CURRENT COMPARATOR
    ALLRED, CM
    LAWTON, RA
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1967, IM16 (02) : 142 - &
  • [45] Low-power high-speed current comparator design
    Banks, D.
    Toumazou, C.
    [J]. ELECTRONICS LETTERS, 2008, 44 (03) : 171 - U2
  • [46] AN OPTICAL CURRENT COMPARATOR
    CHU, BCB
    NING, YN
    JACKSON, DA
    [J]. MEASUREMENT SCIENCE AND TECHNOLOGY, 1993, 4 (11) : 1187 - 1193
  • [47] Teaching Design of Enterprise Simulation Experiment Based on SCL
    Xie, Hongyan
    Yin, Long
    Zhao, Li
    Zhang, Liucheng
    [J]. PROCEEDINGS OF THE 2017 2ND INTERNATIONAL SEMINAR ON EDUCATION INNOVATION AND ECONOMIC MANAGEMENT (SEIEM 2017), 2017, 156 : 139 - 142
  • [48] High Performance CMOS Current Comparator using MTCMOS Technique Design
    Saxena, Sakshi
    Akashe, Shyam
    [J]. 2014 INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2014, : 345 - 349
  • [49] Comparison and design of dynamic comparator in 180nm SCL technology for low power and high speed Flash ADC
    Hussain, Sarfraz
    Kumar, Rajesh
    Trivedi, Gaurav
    [J]. 2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 139 - 144
  • [50] Design of Low Leakage Current Average Power CMOS Current Comparator using SVL technique
    Saxena, Sakshi
    Akashe, Shyam
    [J]. 2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 75 - 79