Design of a power-reduction viterbi decoder for WLAN applications

被引:35
|
作者
Lin, CC [1 ]
Shih, YH [1 ]
Chang, HC [1 ]
Lee, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30050, Taiwan
关键词
add-compare-select; path merging; path prediction; survivor memory; Viterbi decoder;
D O I
10.1109/TCSI.2005.849106
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 64-state four-bit soft-decision Viterbi decoder with power saving mechanism for high speed wireless local area network applications is presented. Based on path merging and prediction techniques, a survivor memory unit with hierarchical memory design is proposed to reduce memory access operations. It is found that more than 70% memory access can be reduced by taking advantage of locality. Moreover, a low complexity compare-select-add unit is also presented, leading to save 15% area and 14.3% power dissipation as compared to conventional add-compare-select design. A test chip has been designed and implemented in 0.18-mu m standard CMOS process. The test results show that 30 similar to 40% power dissipation can be reduced, and the power efficiency reaches 0.75 mW per Mb/s at 6 Mb/s and 1.26 mW per Mb/s at 54 Mb/s as specified in IEEE 802.11a.
引用
收藏
页码:1148 / 1156
页数:9
相关论文
共 50 条
  • [1] Reduction of power consumption in a Viterbi Decoder for OFDM-WLAN
    Angarita, F.
    Canet, M. J.
    Sansaloni, T.
    Almenar, V.
    Vaus, J.
    [J]. 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 586 - 588
  • [2] POWER CONSUMPTION REDUCTION IN A VITERBI DECODER FOR OFDM-WLAN
    Angarita, Fabian
    Jose Canet, M.
    Sansaloni, Trinidad
    Almenar, Vicenc
    Valls, Javier
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (07) : 1333 - 1337
  • [3] A low power and high speed viterbi decoder chip for WLAN applications
    Lin, CC
    Wu, CC
    Lee, CY
    [J]. ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 723 - 726
  • [4] Low Power Rake Receiver and Viterbi Decoder Design for CDMA Applications
    Chi-ying Tsui
    Roger S-K. Cheng
    Curtis Ling
    [J]. Wireless Personal Communications, 2000, 14 : 49 - 64
  • [5] Low power rake receiver and Viterbi decoder design for CDMA applications
    Tsui, CY
    Cheng, RSK
    Ling, C
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2000, 14 (01) : 49 - 64
  • [6] A high performance soft decision viterbi decoder for WLAN and broadband applications
    Abdul-Shakoor, Abdul-Rafeeq
    Szwarc, Valek
    [J]. 2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 2316 - +
  • [7] An asynchronous Viterbi Decoder for low-power applications
    Javadi, B
    Naderi, M
    Pedram, H
    Afzali-Kusha, A
    Akbari, MK
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 471 - 480
  • [8] Low power ACS unit design for the Viterbi Decoder
    Tsui, CY
    Cheng, RSK
    Ling, C
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 137 - 140
  • [9] Architectures for the Implementation of a OFDM-WLAN Viterbi Decoder
    F. Angarita
    M. J. Canet
    T. Sansaloni
    J. Valls
    V. Almenar
    [J]. Journal of Signal Processing Systems, 2008, 52 : 35 - 44
  • [10] Low-power asynchronous Viterbi decoder for wireless applications
    Kawokgy, M
    Salama, CAT
    [J]. ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 286 - 289