VASP-4096: A very high-performance programmable device for digital media processing applications

被引:0
|
作者
Krikelis, A [1 ]
机构
[1] Aspex Technol Ltd, Uxbridge UB8 3PQ, Middx, England
来源
MEDIA PROCESSORS 2001 | 2001年 / 4313卷
关键词
D O I
10.1117/12.420802
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Over the past few years, technology drivers for microprocessors have changed significantly. Media data delivery and processing - such as telecommunications, networking, video processing, speech recognition and 3D graphics - is increasing in importance and will soon dominate the processing cycles consumed in computer-based systems. This paper presents the architecture of the VASP-4096 processor. VASP-4096 provides high media performance with low energy consumption by integrating associative SIMD parallel processing with embedded microprocessor technology. The major innovations in the VASP-4096 is the integration of thousands of processing units in a single chip that are capable to support software programmable high-performance mathematical functions as well as abstract data processing. In addition to 4096 processing units, VASP-4096 integrates on a single chip a RISC controller that is an implementation of the SPARC architecture, 128 Kbytes of Data Memory, and I/O interfaces. The SIMD processing in VASP4096 implements the ASProCore architecture, which is a proprietary implementation of SIMD processing, operates at 266 MHz with program instructions issued by the RISC controller. The device also integrates a 64-bit synchronous main memory interface operating at 133 MHZ (double-data rate, DDR), and a 64-bit 66 MHz PCI interface. VASP-4096, compared with other processors architectures that support media processing, offers true performance scalability, support for deterministic and non-deterministic data processing on a single device, and software programmability that can be re-used in future chip generations.
引用
收藏
页码:45 / 51
页数:7
相关论文
共 50 条
  • [1] A programmable processor with 4096 processing units for media applications
    Krikelis, A
    Jalowiecki, P
    Bean, D
    Bishop, R
    Facey, M
    Boughton, D
    Murphy, S
    Whitaker, M
    [J]. 2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 937 - 940
  • [2] Digital signal processing applications in high-performance synthetic aperture radar processing
    Doerry, AW
    Dubbert, DF
    [J]. CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 947 - 949
  • [3] Hardware implementation of a high-performance programmable digital processing system for radar proximity fuze
    Wu, D
    Ma, ZE
    Wang, XT
    Diao, HN
    [J]. 2001 CIE INTERNATIONAL CONFERENCE ON RADAR PROCEEDINGS, 2001, : 974 - 977
  • [4] High-Performance Digital Image Processing
    P. V. Bezmaternykh
    D. P. Nikolaev
    V. L. Arlazarov
    [J]. Pattern Recognition and Image Analysis, 2023, 33 : 743 - 755
  • [5] High-Performance Digital Image Processing
    Bezmaternykh, P. V.
    Nikolaev, D. P.
    Arlazarov, V. L.
    [J]. PATTERN RECOGNITION AND IMAGE ANALYSIS, 2023, 33 (04) : 743 - 755
  • [6] High-performance programmable grounded resistor and its applications
    Rana, Charu
    Prasad, Dinesh
    Afzal, Neelofar
    [J]. AUTOMATIKA, 2018, 59 (01) : 71 - 77
  • [7] High Performance Programmable FPGA Overlay for Digital Signal Processing
    McGettrick, Seamas
    Patel, Kunjan
    Bleakley, Chris
    [J]. RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2011, 6578 : 375 - 384
  • [8] DIGITAL-CONTROL FOR A HIGH-PERFORMANCE PROGRAMMABLE SIGNAL GENERATOR
    CHISHOLM, HC
    [J]. HEWLETT-PACKARD JOURNAL, 1981, 32 (02): : 8 - &
  • [9] High-performance architecture for digital transform processing
    Mora, H.
    Signes-Pont, M. T.
    Jimeno-Morenilla, A.
    Sanchez-Romero, J. L.
    [J]. JOURNAL OF SUPERCOMPUTING, 2019, 75 (03): : 1336 - 1349
  • [10] High-performance architecture for digital transform processing
    H. Mora
    M. T. Signes-Pont
    A. Jimeno-Morenilla
    J. L. Sánchez-Romero
    [J]. The Journal of Supercomputing, 2019, 75 : 1336 - 1349