VASP-4096: A very high-performance programmable device for digital media processing applications

被引:0
|
作者
Krikelis, A [1 ]
机构
[1] Aspex Technol Ltd, Uxbridge UB8 3PQ, Middx, England
来源
MEDIA PROCESSORS 2001 | 2001年 / 4313卷
关键词
D O I
10.1117/12.420802
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Over the past few years, technology drivers for microprocessors have changed significantly. Media data delivery and processing - such as telecommunications, networking, video processing, speech recognition and 3D graphics - is increasing in importance and will soon dominate the processing cycles consumed in computer-based systems. This paper presents the architecture of the VASP-4096 processor. VASP-4096 provides high media performance with low energy consumption by integrating associative SIMD parallel processing with embedded microprocessor technology. The major innovations in the VASP-4096 is the integration of thousands of processing units in a single chip that are capable to support software programmable high-performance mathematical functions as well as abstract data processing. In addition to 4096 processing units, VASP-4096 integrates on a single chip a RISC controller that is an implementation of the SPARC architecture, 128 Kbytes of Data Memory, and I/O interfaces. The SIMD processing in VASP4096 implements the ASProCore architecture, which is a proprietary implementation of SIMD processing, operates at 266 MHz with program instructions issued by the RISC controller. The device also integrates a 64-bit synchronous main memory interface operating at 133 MHZ (double-data rate, DDR), and a 64-bit 66 MHz PCI interface. VASP-4096, compared with other processors architectures that support media processing, offers true performance scalability, support for deterministic and non-deterministic data processing on a single device, and software programmability that can be re-used in future chip generations.
引用
收藏
页码:45 / 51
页数:7
相关论文
共 50 条
  • [21] High-Performance RDFT Design for Applications of Digital Radio Mondiale
    Lai, Shin-Chi
    Juang, Wen-Ho
    Lee, Yueh-Shu
    Lei, Sheau-Fang
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2601 - 2604
  • [22] Comparing FPGAs and GPUs for high-performance image processing applications
    Kelmelis, Eric J.
    Ortiz, Fernando E.
    Curt, Petersen F.
    Bodnar, Michael R.
    Spagnoli, Kyle E.
    Paolini, Aaron L.
    Price, Daniel K.
    [J]. VISUAL INFORMATION PROCESSING XIX, 2010, 7701
  • [23] HIGH-PERFORMANCE PROCESSING SYSTEM FOR EMBEDDED CONTROL APPLICATIONS IN SPACE
    ELFVING, A
    SUND, AT
    [J]. SECOND EUROPEAN IN-ORBIT OPERATIONS TECHNOLOGY SYMPOSIUM, 1989, 297 : 393 - 401
  • [24] Floating-point division on programmable high-performance signal-processing hardware
    Pilz, NA
    Adamson, K
    [J]. 6TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL IX, PROCEEDINGS: IMAGE, ACOUSTIC, SPEECH AND SIGNAL PROCESSING II, 2002, : 519 - 524
  • [25] HIGH-PERFORMANCE ENCAPSULATION (HPE) - APPLICATIONS IN MEAT PROCESSING TECHNOLOGY
    MEYERS, M
    [J]. AGRO FOOD INDUSTRY HI-TECH, 1995, 6 (05): : 23 - 25
  • [26] APPLICATIONS OF HIGH-PERFORMANCE SIZE EXCLUSION CHROMATOGRAPHY IN BIOMASS PROCESSING
    HIMMEL, ME
    TUCKER, MP
    OH, KK
    [J]. BIOTECHNOLOGY AND BIOENGINEERING, 1983, : 583 - 595
  • [27] High Device Yield Carbon Nanotube NFETs for High-Performance Logic Applications
    Shahrjerdi, Davood
    Franklin, Aaron D.
    Oida, Satoshi
    Tulevski, George S.
    Han, Shu-Jen
    Hannon, James B.
    Haensch, Wilfried
    [J]. 2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2011,
  • [28] High-Performance Processing with Equivalent Currents: Results on a Very Large Measured Antenna
    Scialacqua, L.
    Mioc, F.
    Scattone, F.
    Foged, L. J.
    Giordanengo, G.
    Righero, M.
    Vecchi, G.
    [J]. 2022 16TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION (EUCAP), 2022,
  • [29] Dynamically reconfigurable dataflow architecture for high-performance digital signal processing
    Voigt, S.
    Baesler, M.
    Teufel, T.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (11) : 561 - 576
  • [30] The use of field programmable gate arrays in high performance radar signal processing applications
    Stapleton, R
    Merranko, K
    Parris, C
    Alter, J
    [J]. RECORD OF THE IEEE 2000 INTERNATIONAL RADAR CONFERENCE, 2000, : 850 - 855