Reduction of I/O Power Using Energy Efficient HSTL I/O Standard in Vedic Multiplier on FPGA

被引:0
|
作者
Goswami, Kavita [1 ]
Pandey, Bishwajeet [1 ]
机构
[1] Chitkara Univ, Rajpura, India
关键词
Energy Efficient Design; HSTL; IO Power; IO Standard; Vedic Multiplier;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This design is implemented on 90nm Virtex (4xc4vfx12), 65nm Virtex 5(xc5vlx20t2ff323), and 40nm Virtex 6(xc6vcx75t). I/O power is the major contributor in dynamic power dissipation in VLSI design. In this work, different I/O standard of HSTL (High Speed Transceiver Logic) is taken under consideration in order to find the most energy efficient I/O standard from I/O power perspective. I/O power is the sum total of power dissipation by both input and output port in any VLSI circuit design. Selection of I/O standard plays an important role in energy efficient design. I/O power was greater than leakage power when technology was not less than 90nm. But, from 65nm technology onward, leakage power dissipation starts dominating I/O power dissipation. There is 72-29 % and 65-28% decrease in I/O power dissipation on 90nm and 40nm respectively, when we are using HSTL_II, HSTL_II_ 18 and HSTL_II_DCI IO standard in place of HSTL_II_DCI_18.
引用
收藏
页码:1514 / 1518
页数:5
相关论文
共 50 条
  • [41] 经I/O优化的FPGA
    Hezi Saar
    [J]. 今日电子, 2009, (04) : 31 - 31
  • [42] I/O Passthru: Upstreaming a flexible and efficient I/O Path in Linux
    Joshi, Kanchan
    Gupta, Anuj
    Gonzalez, Javier
    Kumar, Ankit
    Reddy, Krishna Kanth
    George, Arun
    Lund, Simon
    Axboe, Jens
    [J]. PROCEEDINGS OF THE 22ND USENIX CONFERENCE ON FILE AND STORAGE TECHNOLOGIES, FAST 24, 2024, : 107 - 121
  • [43] I/O Passthru: Upstreaming a flexible and efficient I/O Path in Linux
    Joshi, Kanchan
    Gupta, Anuj
    Gonzalez, Javier
    Kumar, Ankit
    Reddy, Krishna Kanth
    George, Arun
    Lund, Simon
    Axboe, Jens
    [J]. PROCEEDINGS OF THE 21ST USENIX SYMPOSIUM ON NETWORKED SYSTEMS DESIGN AND IMPLEMENTATION, NSDI 24, 2024, : 107 - 121
  • [44] Low Voltage Digitally Controlled Impedance Based Energy Efficient Vedic Multiplier Design on 28nm FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    Jain, Abhishek
    Singh, Deepa
    [J]. 2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 952 - 955
  • [45] I/O efficient ECC graph decomposition via graph reduction
    Long Yuan
    Lu Qin
    Xuemin Lin
    Lijun Chang
    Wenjie Zhang
    [J]. The VLDB Journal, 2017, 26 : 275 - 300
  • [46] I/O Efficient ECC Graph Decomposition via Graph Reduction
    Yuan, Long
    Qin, Lu
    Lin, Xuemin
    Chang, Lijun
    Zhang, Wenjie
    [J]. PROCEEDINGS OF THE VLDB ENDOWMENT, 2016, 9 (07): : 516 - 527
  • [47] I/O efficient ECC graph decomposition via graph reduction
    Yuan, Long
    Qin, Lu
    Lin, Xuemin
    Chang, Lijun
    Zhang, Wenjie
    [J]. VLDB JOURNAL, 2017, 26 (02): : 275 - 300
  • [48] Multithreaded asynchronous I/O & I/O completion ports - Facilitating efficient handling of multiple asynchronous I/O requests
    Dial, Tom R.
    [J]. DR DOBBS JOURNAL, 2007, 32 (09): : 53 - 56
  • [49] Adaptable I/O System based I/O Reduction for Improving the Performance of HDFS
    Park, Jung Kyu
    Kim, Jaeho
    Koo, Sungmin
    Baek, Seungjae
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (06) : 880 - 888
  • [50] SSTL I/O based current optimized thermal energy efficient ROM design on 28nm FPGA
    [J]. 2016, Science and Engineering Research Support Society (09):