Effect of impact pulse parameters on consistency of board level drop test and dynamic responses

被引:0
|
作者
Luan, JE [1 ]
Tee, TY [1 ]
机构
[1] STMicroelect, Singapore 319521, Singapore
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Board level solder joint reliability performance during drop test is a critical concern to semiconductor and electronic product manufacturers. JEDEC standard for board level drop test of handheld electronic products addresses requirements from test board design, material, construction and assembly of test board, component location, tester setup, and reporting format in details. However, the effects of peak acceleration, duration, and shape of impact pulse are not emphasized there, which should be key variables that affect the solder joint reliability during drop impact. In this paper, effect of impact pulse is investigated by both theoretical analysis and numerical modeling. The input acceleration (Input-G) method established is a convenient tool to verify the conclusions made from theoretical analysis. The results show that not only the peak acceleration and pulse duration, but also the pulse shape and area under impact pulse significantly affect the solder joint performance during drop test. The variations of peak acceleration, pulse duration, and pulse shape usually induce significant scattering of drop test results due to different testers, or operators although the impact pulses are all within JEDEC test specification. Therefore, the specification of impact pulse should be tightened. For this sake, electronic product manufacturers should have some strategy to minimize such effects for component qualification or selection. The stress levels under different test conditions are also examined. Numerical modeling makes it possible to convert the drop test result from one test condition to another test conditions without performing additional drop tests, and thus saving time and cost. Acceleration factors for different test conditions can be obtained based on good correlation of drop impact life between experiment and modeling.
引用
收藏
页码:665 / 673
页数:9
相关论文
共 50 条
  • [1] Modal analysis and dynamic responses of board level drop test
    Luan, JE
    Tee, TY
    Pek, E
    Lim, CT
    Zhong, ZW
    PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 233 - 243
  • [2] Simulating analysis of dynamic responses for CSP under board level drop test
    Pan Kai-lin
    Zhou Bin
    Yan Yi-lin
    ICEPT: 2006 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2006, : 645 - +
  • [3] Dynamic responses and solder joint reliability under board level drop test
    Luan, Jing-en
    Tee, Tong Yan
    Pek, Eric
    Lim, Chwee Teck
    Zhong, Zhaowei
    MICROELECTRONICS RELIABILITY, 2007, 47 (2-3) : 450 - 460
  • [4] EFFECT OF SHIELD-CAN DESIGN ON DYNAMIC RESPONSES OF PCB UNDER BOARD LEVEL DROP IMPACT
    Yu, Da
    Kwak, Jae B.
    Park, Seungbae
    Chung, Soonwan
    Yoon, Ji-Young
    IMCE2009: PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, VOL 5, 2010, : 305 - 3102
  • [5] Novel numerical and experimental analysis of dynamic responses under board level drop test
    Tee, TY
    Luan, JE
    Pek, E
    Lim, CT
    Zhong, ZW
    THERMAL AND MECHANICAL SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS, 2004, : 133 - 140
  • [6] Board level drop test: exact solution to the problem of the nonlinear dynamic response of a PCB to the drop impact
    Suhir, E.
    Ghaffarian, R.
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2016, 27 (09) : 9423 - 9430
  • [7] Board level drop test: exact solution to the problem of the nonlinear dynamic response of a PCB to the drop impact
    E. Suhir
    R. Ghaffarian
    Journal of Materials Science: Materials in Electronics, 2016, 27 : 9423 - 9430
  • [8] Analytical and numerical analysis of impact pulse parameters on consistency of drop impact results
    Luan, JE
    Tee, TY
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 664 - 670
  • [9] Drop dynamic responses and modal analysis for board level TFBGA
    Kai-Lin, Pan
    Bin, Zhou
    Yi-Lin, Yan
    HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 135 - +
  • [10] Effect of boundary conditions on the dynamic response characterization of board-level drop test
    Park, Seungbae
    Shah, Chirag
    Kwak, Jae
    2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 374 - 379