Low-Cost Approximate Multiplier Design using Probability-Driven Inexact Compressors

被引:0
|
作者
Guo, Yi [1 ]
Sun, Heming [1 ]
Guo, Li [1 ]
Kimura, Shinji [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Wakamatsu Ku, 2-7 Hibikino, Kitakyushu, Fukuoka 8080135, Japan
关键词
Approximate computing; Inexact compressor; Multiplier; Error recovery;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Approximate computing is applicable to improve hardware performance by sacrificing some accuracy for error-tolerant applications, where multiplication is a key arithmetic operation. In this paper, we propose a low-cost approximate multiplier design by employing new probability-driven inexact 4: 2, 6: 2, 8: 2 compressors and inexact half-adders. This compressor design is explored to reduce the height of partial product matrix into two rows. Different levels of accuracy can be achieved through a grouped error recovery scheme that employs different numbers of error compensation vectors for error reduction. The mean relative error distance (MRED) of the proposed multiplier design is from 1.07% to 7.86%. Compared with the Wallace multiplier using SMIC 40nm process, the most accurate variant of the proposed design reduces power by 50.52%, area by 52.46%, and delay by 33.90%. The proposed multiplier design has a better accuracy-performance trade-off than other designs. Moreover, the efficiency of approximate multipliers is assessed in an image processing application.
引用
收藏
页码:291 / 294
页数:4
相关论文
共 50 条
  • [41] Design of Precise Multiplier Using Inexact Compressor for Digital Signal Processing
    Shanmugam, Nagarajan
    Natarajan, Vijeyakumar Krishnasamy
    Sundaram, Kalaiselvi
    Natarajan, Saravanakumar
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 2022, 42 (02): : 619 - 638
  • [42] Inexact Signed Wallace Tree Multiplier Design Using Reversible Logic
    Raveendran, Sithara
    Edavoor, Pranose J.
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    IEEE ACCESS, 2021, 9 : 108119 - 108130
  • [43] Design of a Low-Power and Low-Cost Booth-Shift/Add Multiplexer-based Multiplier
    Rashidi, Bahram
    Sayedi, Sayed Masoud
    Farashahi, Reza Rezaeian
    2014 22nd Iranian Conference on Electrical Engineering (ICEE), 2014, : 14 - 19
  • [44] Design and implementation of hybrid (radix-8 Booth and TRAM) approximate multiplier using 15-4 approximate compressors for image processing application
    Immareddy, Srikanth
    Sundaramoorthy, Arunmetha
    Alagarsamy, Aravindhan
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2024, 21 (02)
  • [45] Area-Efficient Low PDP 8-bit Vedic Multiplier Design Using Compressors
    Kaur, Harsimranjit
    Prakash, Neelam Rup
    2015 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ENGINEERING & COMPUTATIONAL SCIENCES (RAECS), 2015,
  • [46] BUILD A LOW-COST WIDEBAND MIXER WITH A MONOLITHIC MULTIPLIER.
    Jaffe, Matti
    EDN, 1975, 20 (10) : 63 - 64
  • [47] Low-Cost Stochastic Hybrid Multiplier for Quantized Neural Networks
    Li, Bingzhe
    Najafi, M. Hassan
    Lilja, David J.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2019, 15 (02)
  • [48] LHTAM: Low-power and high-speed approximate multiplier for tiny inexact computing systems
    Izadi, Azin
    Jamshidi, Vahid
    COMPUTERS & ELECTRICAL ENGINEERING, 2025, 123
  • [49] Energy-Efficient Approximate Multiplier Design With Lesser Error Rate Using the Probability-Based Approximate 4:2 Compressor
    Krishna, L. Hemanth
    Sk, Ayesha
    Rao, J. Bhaskara
    Veeramachaneni, Sreehari
    Sk, Noor Mahammad
    IEEE EMBEDDED SYSTEMS LETTERS, 2024, 16 (02) : 134 - 137
  • [50] A NOVEL LOW-COST DIFFUSER FOR HIGH-PERFORMANCE CENTRIFUGAL COMPRESSORS
    KENNY, DP
    JOURNAL OF ENGINEERING FOR POWER, 1969, 91 (01): : 37 - &