Low-Cost Approximate Multiplier Design using Probability-Driven Inexact Compressors

被引:0
|
作者
Guo, Yi [1 ]
Sun, Heming [1 ]
Guo, Li [1 ]
Kimura, Shinji [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Wakamatsu Ku, 2-7 Hibikino, Kitakyushu, Fukuoka 8080135, Japan
关键词
Approximate computing; Inexact compressor; Multiplier; Error recovery;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Approximate computing is applicable to improve hardware performance by sacrificing some accuracy for error-tolerant applications, where multiplication is a key arithmetic operation. In this paper, we propose a low-cost approximate multiplier design by employing new probability-driven inexact 4: 2, 6: 2, 8: 2 compressors and inexact half-adders. This compressor design is explored to reduce the height of partial product matrix into two rows. Different levels of accuracy can be achieved through a grouped error recovery scheme that employs different numbers of error compensation vectors for error reduction. The mean relative error distance (MRED) of the proposed multiplier design is from 1.07% to 7.86%. Compared with the Wallace multiplier using SMIC 40nm process, the most accurate variant of the proposed design reduces power by 50.52%, area by 52.46%, and delay by 33.90%. The proposed multiplier design has a better accuracy-performance trade-off than other designs. Moreover, the efficiency of approximate multipliers is assessed in an image processing application.
引用
收藏
页码:291 / 294
页数:4
相关论文
共 50 条
  • [21] SIMPLE LOW-COST CORRELATOR AND MULTIPLIER CIRCUITS
    GLEN, PJ
    ELECTRONICS LETTERS, 1982, 18 (21) : 914 - 915
  • [22] An Optimized Low-Cost 4 x 4 Multiplier Circuit Design Using Reversible Logic Gates
    Bhattacharya, Sriparna
    Bhattacharya, Soham
    Adak, Asima
    Sen, Anindya
    ADVANCED NETWORK TECHNOLOGIES AND INTELLIGENT COMPUTING, ANTIC 2022, PT I, 2023, 1797 : 263 - 281
  • [23] Design and Analysis of Low Power Approximate Multiplier Using Novel Compressor
    Thakur G.
    Sohal H.
    Jain S.
    SN Computer Science, 5 (5)
  • [24] Design of Quantum Cost and Delay-Optimized Reversible Wallace Tree Multiplier Using Compressors
    Nagamani, A. N.
    Agrawal, Vinod Kumar
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 1, 2015, 324 : 323 - 331
  • [25] ASIC DESIGN OF LOW POWER VLSI ARCHITECTURE FOR DIFFERENT MULTIPLIER ALGORITHMS USING COMPRESSORS
    Abhilash, R.
    Dubey, Sanjay
    Chinnaaiah, M. C.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 387 - 392
  • [26] Design and evaluation of ultra-fast 8-bit approximate multipliers using novel multicolumn inexact compressors
    Karimi, Fereshteh
    Mirzaee, Reza Faghih
    Fakeri-Tabrizi, Ali
    Roohi, Arman
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (07) : 3454 - 3479
  • [27] Evaluation of business processes using probability-driven activity-based costing
    Stelling, Mark Thomas
    Roy, Rajkumar
    Tiwari, Ashutosh
    Majeed, Basim
    SERVICE INDUSTRIES JOURNAL, 2010, 30 (13): : 2239 - 2260
  • [28] Low-power and high-speed approximate multiplier using higher order compressors for measurement systems
    Prasad, M. V. S. Ram
    Kushwanth, B.
    Bharadwaj, P. R. D.
    Teja, P. T. Sai
    ACTA IMEKO, 2022, 11 (02):
  • [29] Design Optimization of a 4-2 Compressor for Low-cost Approximate Multipliers
    Seok H.
    Seo H.
    Lee J.
    Kim Y.
    IEIE Transactions on Smart Processing and Computing, 2022, 11 (06): : 455 - 461
  • [30] Low-cost approximate reconstructing of heterogeneous microstructures
    Olchawa, W.
    Piasecki, R.
    Wisniowski, R.
    Fraczek, D.
    COMPUTATIONAL MATERIALS SCIENCE, 2016, 123 : 26 - 30