LOW POWER PIPELINED SAR ADC WITH LOADING-FREE ARCHITECTURE

被引:0
|
作者
Wu, Jia-Jhang [1 ]
Chang, Soon-Jyh [1 ]
Lin, Sheng-Hsiung [1 ]
Huang, Chun-Po [1 ]
Huang, Guan-Ying [1 ]
机构
[1] Natl Cheng Kung Univ, Dept EE, Tainan 70101, Taiwan
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 70-MS/s pipelined successive approximation register (SAR) analog-to-digital converter (ADC) with loading-free architecture. This work proposes a loading-free concept of merging the feedback capacitor and the capacitor array of the second-stage SAR ADC to reduce op-amp output loading and area. In addition, the fixed-window function technique is used to reduce the power consumption and tolerate non-idealities in the first-stage SAR ADC. The ADC core occupies an active area of 0.117 mm(2) in TSMC 90-nm 1P9M CMOS process. The measured results shows that the proposed ADC achieves 55.98 dB SNDR with 2.72 mW power consumption at 1 MHz input frequency.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Power-Efficient 0.8 V, 9-bit, 20-MS/s Pipelined ADC with Opamp-Shared Loading-Free Architecture
    Ou, Hsin-Hung
    Chang, Soon-Jyh
    Liu, Bin-Da
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 1172 - 1175
  • [2] A 1-V 100-MS/s 8-bit CMOS switched-opamp pipelined ADC using loading-free architecture
    Wu, Patrick Y.
    Cheung, Vincent Sin-Luen
    Luong, Howard C.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 730 - 738
  • [3] A Low Power PVT Stabilization Technique for Dynamic Amplifier in Pipelined SAR ADC
    Guo, Yuekang
    Jin, Jing
    Zhou, Jianjun
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 18 - 21
  • [4] 12 bits, 40MS/s, Low Power Pipelined SAR ADC
    Lazarjan, Vahid Khojasteh
    Hajsadeghi, Khosrow
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 841 - 844
  • [5] Bandpass Δσ ADC using pipelined SAR ADC
    Oh, S.
    Kim, K.
    Chae, H.
    ELECTRONICS LETTERS, 2020, 56 (10) : 480 - +
  • [6] A Low Power Pipelined ADC With Improved MDAC
    Yang, Long
    Wang, Zongmin
    Zhou, Liang
    Feng, Wenxiao
    2016 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2016, : 624 - 627
  • [7] All-Digital Background Calibration of a Pipelined-SAR ADC Using the "Split ADC" Architecture
    Zhou, Jingpeng
    Wang, Peng
    Luo, Zhiqiang
    Li, Fule
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [8] A Dual-Channel Pipelined ADC With Sub-ADC Based on Flash-SAR Architecture
    Jeon, Young-Deuk
    Nam, Jae-Won
    Kim, Kwi-Dong
    Roh, Tae Moon
    Kwon, Jong-Kee
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (11) : 741 - 745
  • [9] A Pipelined ADC Architecture for Low-Voltage CMOS Applications
    Layton, Kent D.
    Comer, Donald T.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 381 - +
  • [10] A Novel Low Power, Variable Resolution Pipelined ADC
    Kumar, A. Mahesh
    Veeramachaneni, Sreehari
    Srinivas, M. B.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 183 - +