A Dual-Channel Pipelined ADC With Sub-ADC Based on Flash-SAR Architecture

被引:11
|
作者
Jeon, Young-Deuk [1 ]
Nam, Jae-Won [1 ]
Kim, Kwi-Dong [1 ]
Roh, Tae Moon [1 ]
Kwon, Jong-Kee [1 ]
机构
[1] Elect & Telecommun Res Inst, Convergence Components & Mat Res Lab, Taejon 305700, South Korea
关键词
Analog-to-digital converter (ADC); flash; operational amplifier (op-amp) sharing; pipelined; reference buffer; successive approximation register (SAR); 10-BIT;
D O I
10.1109/TCSII.2012.2222837
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a 10-bit dual-channel pipelined flash-successive approximation register (SAR) analog-to-digital converter (ADC) for high-speed applications. The proposed ADC consists of two channels for high operating speed, and each channel adopts a pipelined flash-SAR architecture for low power and a small area. The proposed flash-SAR ADC in the second stage is composed of a 1-bit flash ADC and a 6-bit SAR ADC considering the chip area, operation speed, and circuit complexity. The prototype ADC fabricated in a 45-nm CMOS process occupies 0.16 mm(2). The differential and integral nonlinearities of the ADC are less than 0.36 and 0.67 LSB, respectively. The ADC shows a signal-to-noise-and-distortion ratio of 54.6 dB and a spurious-free dynamic range of 64.0 dB with a 78-MHz input at 230 MS/s with a 1.1-V supply. The maximum operating frequency of the ADC is 260 MS/s at a 1.2-V supply. The power consumptions of the ADC with 230 and 260 MS/s are 13.9 and 17.8 mW, respectively.
引用
收藏
页码:741 / 745
页数:5
相关论文
共 50 条
  • [1] A 10-Bit 100-MS/s Hybrid ADC Based on Flash-SAR Architecture
    Zhang, Zhang
    Yu, Wen-cheng
    Xie, Guang-jun
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 725 - 727
  • [2] A 14B 200MHz POWER-EFFICIENT PIPELINED FLASH-SAR ADC
    Wu, Jifang
    Li, Fule
    Li, Weitao
    Zhang, Chun
    Wang, Zhihua
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [3] A 14-bit 200MS/s Low-Power Pipelined Flash-SAR ADC
    Wu, Jifang
    Li, Fule
    Li, Weitao
    Zhang, Chun
    Wang, Zhihua
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [4] Dual-channel reconfigurable 14 bit 125 MS/s pipelined ADC
    Zhang, Huiguo
    Chen, Zhenhai
    Sun, Weifeng
    Zhou, Dejin
    Yu, Zongguang
    Wei, Jinghe
    Dongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Southeast University (Natural Science Edition), 2017, 47 (04): : 649 - 654
  • [5] Design and Experimental Verification of a Power Effective Flash-SAR Subranging ADC
    Chio, U-Fat
    Wei, He-Gong
    Zhu, Yan
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, R. P.
    Maloberti, Franco
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (08) : 607 - 611
  • [6] A Double Sampling S/H Circuit for Dual-channel Pipelined ADC Based on Op-Sharing
    Zhong, Long
    Cheng, Hongmei
    Deng, Honghui
    2013 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2013,
  • [7] Design of a Low Power CMOS 10bit Flash-SAR ADC
    Lee, Gi-Yoon
    Yoon, Kwang-Sub
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 88 - 91
  • [8] Design of hybrid flash-SAR ADC using an inverter based comparator in 28 nm CMOS
    Kumar, Dinesh B.
    Pandey, Sumit K.
    Gupta, Navneet
    Shrimali, Hitesh
    MICROELECTRONICS JOURNAL, 2020, 95
  • [9] A 12 bit 200 MS/s Zero-Crossing-Based Pipelined ADC With Early Sub-ADC Decision and Output Residue Background Calibration
    Shin, Soon-Kyun
    Rudell, Jacques C.
    Daly, Denis C.
    Munoz, Carlos E.
    Chang, Dong-Young
    Gulati, Kush
    Lee, Hae-Seung
    Straayer, Matthew Z.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (06) : 1366 - 1382
  • [10] A Novel, Variable Resolution Flash ADC with Sub Flash Architecture
    Adimulam, Mahesh Kumar
    Veeramachaneni, Sreehari
    Muthukrishnan, N. Moorthy
    Srinivas, M. B.
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 434 - 435