共 50 条
- [4] A 12-bit 20-MS/s pipelined ADC with nested digital background calibration PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 409 - 412
- [5] A 10-bit 1 MS/s 3-step ADC with bitstream-based sub-dac and sub-ADC calibration 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 501 - 504
- [7] Blind-LMS Based Digital Background Calibration for a 14-Bit 200-MS/s Pipelined ADC 2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 348 - 351
- [8] A Zero-Crossing Based 12b 100MS/s Pipelined ADC with Decision Boundary Gap Estimation Calibration 2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 237 - +
- [9] A 12-bit 50MS/s zero-crossing-based two-stage pipelined SAR ADC in 0. 18 μm CMOS MICROELECTRONICS JOURNAL, 2016, 57 : 26 - 33