A 12 bit 200 MS/s Zero-Crossing-Based Pipelined ADC With Early Sub-ADC Decision and Output Residue Background Calibration

被引:36
|
作者
Shin, Soon-Kyun [1 ]
Rudell, Jacques C. [1 ]
Daly, Denis C. [2 ]
Munoz, Carlos E. [2 ]
Chang, Dong-Young [2 ]
Gulati, Kush [2 ]
Lee, Hae-Seung [3 ]
Straayer, Matthew Z. [2 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
[2] Maxim Integrated Prod, North Chelmsford, MA 01863 USA
[3] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
关键词
ADC; CMOS; 55; nm; pipelined; 12; bit; 200; MS/s; zero-crossing based circuits (ZCBCs);
D O I
10.1109/JSSC.2014.2322853
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12 bit 200 MS/s analog-to-digital converter (ADC) applies techniques of zero-crossing-based circuits as a replacement for high-gain high-speed op-amps. High accuracy in the residue amplifier is achieved by using a coarse phase in ZCBC followed by a level-shifting capacitor for fine phase. Sub-ADC flash comparators are strobed immediately after the coarse phase to achieve a high sampling rate. The systematic offset voltage between the coarse and fine phase manifests itself as systematic offset in the sub-ADC comparators. This offset is caused by the coarse phase undershoot and the fine phase overshoot. In this work, the offset is cancelled with background calibration by residue range correction circuits in the following stage's sub-ADC. In addition, the sub-ADC's random comparator offset is calibrated with a discrete-time charge-pump based background calibration technique. The reference buffer, bias circuitry, and digital error correction circuits are all integrated on a single chip. The ADC occupies an area of 0.282 mm(2) in 55 nm CMOS technology and dissipates 30.7 mW. It achieves 64.6 dB SNDR and 82.9 dBc SFDR at 200MS/s for a FOM of 111 fJ/conversion-step. The SNDR degrades gracefully above the designed sampling frequency to 62.9 dB at 250 MS/s, and remains above 50 dB at 300 MS/s.
引用
收藏
页码:1366 / 1382
页数:17
相关论文
共 50 条
  • [1] A zero-crossing-based 8-bit 200 MS/s pipelined ADC
    Brooks, Lane
    Lee, Hae-Seung.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) : 2677 - 2687
  • [2] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    Zhou Liren
    Luo Lei
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (11)
  • [3] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    周立人
    罗磊
    叶凡
    许俊
    任俊彦
    半导体学报, 2009, 30 (11) : 109 - 113
  • [4] A 12-bit 20-MS/s pipelined ADC with nested digital background calibration
    Wang, X
    Hurst, PJ
    Lewis, SH
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 409 - 412
  • [5] A 10-bit 1 MS/s 3-step ADC with bitstream-based sub-dac and sub-ADC calibration
    Pishdad, B
    Roberts, GW
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 501 - 504
  • [6] A 10-bit 200-MS/s Zero-Crossing-Based Pipeline ADC in 0.13-μm CMOS Technology
    Chu, Myonglae
    Kim, Byoungho
    Lee, Byung-Geun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2671 - 2675
  • [7] Blind-LMS Based Digital Background Calibration for a 14-Bit 200-MS/s Pipelined ADC
    He, Yajuan
    Chen, Bo
    Li, Qiang
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 348 - 351
  • [8] A Zero-Crossing Based 12b 100MS/s Pipelined ADC with Decision Boundary Gap Estimation Calibration
    Chu, Jack
    Brooks, Lane
    Lee, Hae-Seung
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 237 - +
  • [9] A 12-bit 50MS/s zero-crossing-based two-stage pipelined SAR ADC in 0. 18 μm CMOS
    Shen, Yi
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2016, 57 : 26 - 33
  • [10] A 16-bit 250-MS/s IF Sampling Pipelined ADC With Background Calibration
    Ali, Ahmed M. A.
    Morgan, Andrew
    Dillon, Christopher
    Patterson, Greg
    Puckett, Scott
    Bhoraskar, Paritosh
    Dinc, Huseyin
    Hensley, Mike
    Stop, Russell
    Bardsley, Scott
    Lattimore, David
    Bray, Jeff
    Speir, Carroll
    Sneed, Robert
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) : 2602 - 2612