Novel test structures for temperature budget determination during wafer processing

被引:1
|
作者
Faber, Erik J. [1 ]
Wolters, Rob. A. M. [1 ]
Schmitz, Jurriaan [1 ]
机构
[1] Univ Twente, MESA Inst Nanotechnol, Semicond Components Grp, NL-7500 AE Enschede, Netherlands
关键词
metallization; process monitoring; silicon on insulator technology; temperature measurement; KINETICS;
D O I
10.1109/ICMTS.2010.5466867
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Temperature is a crucial parameter in many planar technology processing steps. However, the determination of the actual temperature history at the device side of the substrate is not straightforward. We present a novel method for determining the temperature history of the process side of silicon wafers and chips, which is based on well-known silicide formation reactions of metal-Si systems and is determined via (4 point probe) resistance measurements. In this case we explored the Pd-Si system which has a suitable operating range from 100 - 200 degrees C. We propose a method based on metal layers patterned in different line configurations (using the width and number of the lines as parameters) and anticipate that silicide developments at these structures is geometrically dependent and hence can provide a way for obtaining a refined temperature information. First experiments on bulk Si wafers show that the proposed method yields predictable and stable results.
引用
收藏
页码:30 / 33
页数:4
相关论文
共 50 条
  • [1] Novel Test Structures for Dedicated Temperature Budget Determination
    Faber, Erik J.
    Wolters, Rob A. M.
    Schmitz, Jurriaan
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2012, 25 (03) : 339 - 345
  • [2] Gap-closing test structures for temperature budget determination
    Faber, Erik J.
    Wolters, Rob A. M.
    Schmitz, Jurriaan
    2011 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2011,
  • [3] Novel Test Structures for Hermetictiy Testing of Wafer Bonding Technologies
    Schneider, A.
    Rank, H.
    Mueller-Fiedler, R.
    Wittler, O.
    Reichl, H.
    SEMICONDUCTOR WAFER BONDING 11: SCIENCE, TECHNOLOGY, AND APPLICATIONS - IN HONOR OF ULRICH GOSELE, 2010, 33 (04): : 113 - 121
  • [4] TEST STRUCTURES IN WAFER FABRICATION
    WALTON, A
    ELECTRONICS & WIRELESS WORLD, 1989, 95 (1638): : 397 - 398
  • [5] Novel Test-Structures for Characterization of Microsystems Parameters at Wafer Level
    Shaporin, Alexey
    Streit, Petra
    Specht, Hendrik
    Mehner, Jan
    Doetzel, Wolfram
    RELIABILITY, PACKAGING, TESTING, AND CHARACTERIZATION OF MEMS/MOEMS AND NANODEVICES VIII, 2009, 7206
  • [6] Difference between wafer temperature and thermocouple reading during rapid thermal processing
    Borca-Tasciuc, T
    Achimov, DA
    Chen, G
    RAPID THERMAL AND INTEGRATED PROCESSING VII, 1998, 525 : 103 - 108
  • [7] PARAMETRIC TEST SYSTEMS FOR WAFER PROCESSING.
    Chrones, Chris
    Semiconductor International, 1980, 3 (09) : 113 - 123
  • [8] Ultrasonic temperature determination during industrial materials processing
    Chen, TF
    Nguyen, KT
    Franca, DR
    Jen, CK
    Ihara, I
    Tatibouët, J
    REVIEW OF PROGRESS IN QUANTITATIVE NONDESTRUCTIVE EVALUATION, VOLS 19A AND 19B, 2000, 509 : 2021 - 2028
  • [9] Investigation of residual stress in wafer level interconnect structures induced by wafer processing
    Wang, Guotao
    Gan, Dongwen
    Groothuis, Steven
    Ho, Paul S.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 344 - +
  • [10] Novel Low Thermal Budget Bonding Using Single Wafer Thermal Processing System, Resulting in Excellent Wafer-to-Wafer Hybrid Bonding at sub-0.5um Pitch
    Gorchichko, Mariia
    Sharma, Shashank
    Ng, Ben
    Sherwood, Tyler
    Jeon, Yoocharn
    Mcintyre, Dylan
    Li, Kun
    Singh, Sarabjot
    Iler, Evan
    Knapp, David
    Prakash, Amit
    Viet Nguen
    Sreenivasan, Raghav
    Krishnan, Siddarth
    Chudzik, Michael
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 404 - 407