Novel test structures for temperature budget determination during wafer processing

被引:1
|
作者
Faber, Erik J. [1 ]
Wolters, Rob. A. M. [1 ]
Schmitz, Jurriaan [1 ]
机构
[1] Univ Twente, MESA Inst Nanotechnol, Semicond Components Grp, NL-7500 AE Enschede, Netherlands
关键词
metallization; process monitoring; silicon on insulator technology; temperature measurement; KINETICS;
D O I
10.1109/ICMTS.2010.5466867
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Temperature is a crucial parameter in many planar technology processing steps. However, the determination of the actual temperature history at the device side of the substrate is not straightforward. We present a novel method for determining the temperature history of the process side of silicon wafers and chips, which is based on well-known silicide formation reactions of metal-Si systems and is determined via (4 point probe) resistance measurements. In this case we explored the Pd-Si system which has a suitable operating range from 100 - 200 degrees C. We propose a method based on metal layers patterned in different line configurations (using the width and number of the lines as parameters) and anticipate that silicide developments at these structures is geometrically dependent and hence can provide a way for obtaining a refined temperature information. First experiments on bulk Si wafers show that the proposed method yields predictable and stable results.
引用
收藏
页码:30 / 33
页数:4
相关论文
共 50 条
  • [21] The wafer test (WT).: A novel semiquantitative screening test for xerostomia (XT)
    Sánchez-Guerrero, J
    Aguirre-García, E
    Pérez-Dosal, MR
    Kraus, A
    Cardiel, MH
    Soto-Rojas, AE
    ARTHRITIS AND RHEUMATISM, 1998, 41 (09): : S127 - S127
  • [22] Compact On-Wafer Test Structures for Device RF Characterization
    Esfeh, Babak Kazemi
    Ben Ali, Khaled
    Raskin, Jean-Pierre
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (08) : 3101 - 3107
  • [23] Poly-Si heaters for ultra-fast local temperature control of on-wafer test structures
    Franco, J.
    Kaczer, B.
    Groeseneken, G.
    MICROELECTRONIC ENGINEERING, 2014, 114 : 47 - 51
  • [24] Test structures for analyzing the mechanisms of wafer chemical contaminant removal
    Yan, J
    Barnaby, HJ
    Vermiere, B
    Peterson, T
    Shadman, F
    ICMTS 2003: PROCEEDINGS OF THE 2003 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2003, : 209 - 213
  • [25] PRECISE CONTROL METHOD OF TEMPERATURE RISING SPEED OF WAFER DURING RAPID THERMAL PROCESSING WITH LAMP HEATERS
    Hirasawa, Shigeki
    Kawanami, Tsuyoshi
    PROCEEDINGS OF THE ASME/JSME 8TH THERMAL ENGINEERING JOINT CONFERENCE 2011, VOL 1 PTS A AND B, 2011, : 1047 - 1051
  • [26] Analysis of wafer stresses during millisecond thermal processing
    Smith, M. P.
    Seffen, K. A.
    McMahon, R. A.
    Voelskow, M.
    Skorupa, W.
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (06)
  • [27] Analysis of wafer stresses during millisecond thermal processing
    Smith, M.P.
    Seffen, K.A.
    McMahon, R.A.
    Voelskow, M.
    Skorupa, W.
    Journal of Applied Physics, 2006, 100 (06):
  • [28] Detection of wafer warpages during thermal processing in microlithography
    Ho, WK
    Tay, A
    Zhou, Y
    Yang, K
    Hu, N
    2004 8TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION, ROBOTICS AND VISION, VOLS 1-3, 2004, : 485 - 490
  • [29] DESIGN OF A QUARTZ BOAT FOR HIGH TEMPERATURE WAFER PROCESSING.
    Berlie, J.J.
    Deseez, C.
    Mathieu, M.
    IBM technical disclosure bulletin, 1983, 26 (04): : 2006 - 2007
  • [30] Effects of wafer emissivity on rapid thermal processing temperature measurement
    Chen, DH
    DeWitt, DP
    Tsai, BK
    Kreider, KG
    Kimes, WA
    10TH IEEE INTERNATIONAL CONFERENCE ON ADVANCED THERMAL PROCESSING OF SEMICONDUCTORS - RTP 2002, 2002, : 59 - 67