Schematic driven module generation for analog circuits with performance optimization and matching considerations

被引:0
|
作者
Naiknaware, R [1 ]
Fiez, T [1 ]
机构
[1] Washington State Univ, Sch Elect Engn & Comp Sci, Pullman, WA 99164 USA
关键词
D O I
10.1109/CICC.1998.695023
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A technology independent correct-by-construction module generation for analog circuits is described. The designer selects an arbitrary analog circuit partition in the schematic, and the procedure generates the corresponding layout as a optimal stack of transistors with complete intra-module connectivity. The matching requirements are used as the primary constraint along with considerations for parasitics, aspect-ratio, and area. For each of the modules, the port structures are also created for simplified routing. Corresponding to the selected circuit partition, a fully parameterized design rule independent module is generated. Any changes in the schematic and the design rules are automatically reflected in each of the modules. Results are demonstrated through a test chip.
引用
收藏
页码:481 / 484
页数:4
相关论文
共 47 条
  • [31] Analysis of simulation-driven numerical performance modeling techniques for application to analog circuit optimization
    McConaghy, T
    Gielen, G
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1298 - 1301
  • [32] A performance-driven placement algorithm with simultaneous Place & Route optimization for analog IC's
    Prieto, JA
    Rueda, A
    Quintana, JM
    Huertas, JL
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 389 - 394
  • [33] Constrained specification-based test stimulus generation for analog circuits using nonlinear performance prediction models
    Bhattacharya, S
    Chatterjee, A
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 25 - 29
  • [34] An error-driven adaptive grid refinement algorithm for automatic generation of analog circuit performance macromodels
    Ding, Mengmeng
    Wolfe, Glenn
    Vemuri, Ranga
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 477 - 482
  • [35] A systematic review of urban form generation and optimization for performance-driven urban design
    Zhang, Xinkai
    Wang, Xiaoyu
    Du, Sihong
    Tian, Shuai
    Jia, Ariel
    Ye, Yu
    Gao, Naiping
    Kuang, Xiaoming
    Shi, Xing
    BUILDING AND ENVIRONMENT, 2024, 253
  • [36] FastYield: Variation-Aware, Layout-Driven Simultaneous Binding and Module Selection for Performance Yield Optimization
    Lucas, Gregory
    Cromar, Scott
    Chen, Deming
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 61 - 66
  • [37] Design Optimization of Microstrip Matching Circuits Using a Honey Bee Mating Algorithm Subject to the Transistor's Potential Performance
    Mahouti, Peyman
    Demirel, Salih
    Gunes, Filiz
    PIERS 2013 STOCKHOLM: PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM, 2013, : 1890 - 1893
  • [38] Gain gradients applied to optimization of distributed-parameter matching circuits for a microwave transistor subject to its potential performance
    Gunes, Filiz
    Demirel, Sallih
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2008, 18 (02) : 99 - 111
  • [39] Optimization and phase matching of fiber-laser-driven high-order harmonic generation at high repetition rate
    Cabasse, Amelie
    Machinet, Guillaume
    Dubrouil, Antoine
    Cormier, Eric
    Constant, Eric
    OPTICS LETTERS, 2012, 37 (22) : 4618 - 4620
  • [40] Performance analysis and exergo-economic optimization of a solar-driven adjustable tri-generation system
    Chen, Yuzhu
    Zhao, Dandan
    Xu, Jinzhao
    Wang, Jun
    Lund, Peter D.
    ENERGY CONVERSION AND MANAGEMENT, 2021, 233