Schematic driven module generation for analog circuits with performance optimization and matching considerations

被引:0
|
作者
Naiknaware, R [1 ]
Fiez, T [1 ]
机构
[1] Washington State Univ, Sch Elect Engn & Comp Sci, Pullman, WA 99164 USA
关键词
D O I
10.1109/CICC.1998.695023
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A technology independent correct-by-construction module generation for analog circuits is described. The designer selects an arbitrary analog circuit partition in the schematic, and the procedure generates the corresponding layout as a optimal stack of transistors with complete intra-module connectivity. The matching requirements are used as the primary constraint along with considerations for parasitics, aspect-ratio, and area. For each of the modules, the port structures are also created for simplified routing. Corresponding to the selected circuit partition, a fully parameterized design rule independent module is generated. Any changes in the schematic and the design rules are automatically reflected in each of the modules. Results are demonstrated through a test chip.
引用
收藏
页码:481 / 484
页数:4
相关论文
共 47 条