Scheduling of cores for power constrained system-on-chip testing

被引:1
|
作者
Chakraborty, Rupsa [1 ]
Chowdhury, Dipanwita Roy [1 ]
机构
[1] Indian Inst Technol, Dept Comp Sci & Engn, Kharagpur 721302, W Bengal, India
关键词
SOC testing; power constrained SOC; test scheduling; test bandwidth;
D O I
10.1109/ADCOM.2007.65
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A system-on-chip (SOC) may contain numerous cores. If each core has its own distinct set of tests then in order to reduce the total testing time some of these cores may be tested in parallel. The order of such testing is determined by a schedule. An efficient scheduling algorithm can bring about a considerable reduction in the total test time of chips for large scale testing. This paper proposes a heuristic for scheduling large number of cores in SOC testing. The scheduling algorithm is very fast and hence can tackle the problem of scheduling in SOCs having numerous cores. It works with constrained power and limited SOC TAM width and aims to reduce total test time. The elegance of the heuristic is supported by the extensive experimental results.
引用
收藏
页码:9 / +
页数:2
相关论文
共 50 条
  • [21] Active Fluidic Cooling on Energy Constrained System-on-Chip Systems
    Yueh, Wen
    Wan, Zhimin
    Xiao, He
    Yalamanchili, Sudhakar
    Joshi, Yogendra
    Mukhopadhyay, Saibal
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (11): : 1813 - 1822
  • [22] Efficient field processing cores in an innovative protocol processor System-on-Chip
    Lykakis, G
    Mouratidis, N
    Vlachos, K
    Nikolaou, N
    Perissakis, S
    Sourdis, G
    Konstantoulakis, G
    Pnevmatikatos, D
    Reisis, D
    [J]. DESIGNERS FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2003, : 14 - 19
  • [23] Power-aware system-on-chip test scheduling using enhanced rectangle packing algorithm
    Ooi, Chia Yee
    Sua, Jia Pao
    Lee, Siaw Chen
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2012, 38 (06) : 1444 - 1455
  • [24] TEST STRATEGIES FOR EMBEDDED ADC CORES IN A SYSTEM-ON-CHIP, A CASE STUDY
    Novak, Franc
    Mrak, Peter
    Biasizzo, Anton
    [J]. COMPUTING AND INFORMATICS, 2012, 31 (02) : 411 - 426
  • [25] Development of multiprocessor system-on-chip based on soft processor cores schoolMIPS
    Ryazanova, A. E.
    Amerikanov, A. A.
    Lezhnev, E. V.
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER SIMULATION IN PHYSICS AND BEYOND, 2019, 1163
  • [26] Thermal Model with Metal Consideration for System-on-Chip Testing
    Hassan, Hasliza
    Yee, Chia
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 325 - 333
  • [27] Data compression for System-on-Chip testing using ATE
    Karimi, F
    Meleis, W
    Navabi, Z
    Lombardi, F
    [J]. 17TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2002, : 166 - 174
  • [28] Test scheduling and test access architecture optimization for system-on-chip
    Hsu, HS
    Huang, JR
    Cheng, KL
    Wang, CW
    Huang, CT
    Wu, CW
    Lin, YL
    [J]. PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 411 - 416
  • [29] System-on-chip power management considering leakage power variations
    Chandra, Saumya
    Lahiri, Kanishka
    Raghunathan, Anand
    Dey, Sujit
    [J]. 2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 877 - +
  • [30] On-chip digital power supply control for system-on-chip applications
    Meijer, M
    de Gyvez, JP
    Otten, R
    [J]. ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 311 - 314