A 1T-DRAM cell based on a tunnel field-effect transistor with highly-scalable pillar and surrounding gate structure

被引:5
|
作者
Kim, Hyungjin
Park, Byung-Gook [1 ]
机构
[1] Seoul Natl Univ, ISRC, Seoul 08826, South Korea
关键词
1T DRAM; Tunnel field-effect transistor; Surrounding gate; High scalability; Band-to-band tunneling; 1T DRAM; THIN-FILMS; FET; LAYER;
D O I
10.3938/jkps.69.323
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this work, a 1-transistor (1T) dynamic random access memory (DRAM) cell based on a tunnel field-effect transistor (TFET) is introduced and its operation physics demonstrated. It is structurally based on a pillar structure and surrounding gate, which gives a high scalability compared with the conventional 1T-1 capacitor (1C) DRAM cell so it can be easily made into a 4F(2) cell array. The program operation is performed not by hole generation through impact ionization or gate-induced drain leakage but by hole injection from the source region unlike other 1T DRAM cells. In addition, the tunneling current mechanism of the device gives low power consumption DRAM operation and good retention characteristics to the proposed device.
引用
收藏
页码:323 / 327
页数:5
相关论文
共 50 条
  • [21] Performance Enhancement of Nanowire Tunnel Field-Effect Transistor With Asymmetry-Gate Based on Different Screening Length
    Jhan, Yi-Ruei
    Wu, Yung-Chun
    Hung, Min-Feng
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (12) : 1482 - 1484
  • [22] Simulation-based study of negative-capacitance double-gate tunnel field-effect transistor with ferroelectric gate stack
    Liu, Chien
    Chen, Ping-Guang
    Xie, Meng-Jie
    Liu, Shao-Nong
    Lee, Jun-Wei
    Huang, Shao-Jia
    Liu, Sally
    Chen, Yu-Sheng
    Lee, Heng-Yuan
    Liao, Ming-Han
    Chen, Pang-Shiu
    Lee, Min-Hung
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)
  • [23] New subthreshold performance analysis of germanium based dual halo gate stacked triple material surrounding gate tunnel field effect transistor
    Venkatesh, M.
    Balamurugan, N. B.
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2019, 130 : 485 - 498
  • [24] Investigation of Modified 1T DRAM with Twin Gate Tunneling Field Effect Transistor for Improved Retention Characteristics
    Han, Dong Chang
    Jang, Deok Jin
    Lee, Jae Yoon
    Cho, Seongjae
    Cho, Il Hwan
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (02) : 145 - 150
  • [25] Highly Sensitive and Selective Sodium Ion Sensor Based on Silicon Nanowire Dual Gate Field-Effect Transistor
    Cho, Seong-Kun
    Cho, Won-Ju
    [J]. SENSORS, 2021, 21 (12)
  • [26] Evanescent mode based compact modelling of a dual-metal double-gate tunnel field-effect transistor
    Bose, Ria
    Roy, Jatindra Nath
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (07) : 1032 - 1037
  • [27] Optimization of ambipolar current and analog/RF performance for T-shaped tunnel field-effect transistor with gate dielectric spacer
    韩茹
    张海潮
    王党辉
    李翠
    [J]. Chinese Physics B, 2019, 28 (01) : 656 - 662
  • [28] Optimization of ambipolar current and analog/RF performance for T-shaped tunnel field-effect transistor with gate dielectric spacer
    Han, Ru
    Zhang, Hai-Chao
    Wang, Dang-Hui
    Li, Cui
    [J]. CHINESE PHYSICS B, 2019, 28 (01)
  • [29] A silicon-based dual-material double-gate tunnel field-effect transistor with optimized performance
    Noor, Samantha Lubaba
    Safa, Samia
    Khan, Md. Ziaur Rahman
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2017, 30 (06)
  • [30] Plasmonic terahertz detection by a double-grating-gate field-effect transistor structure with an asymmetric unit cell
    Popov, V. V.
    Fateev, D. V.
    Otsuji, T.
    Meziani, Y. M.
    Coquillat, D.
    Knap, W.
    [J]. APPLIED PHYSICS LETTERS, 2011, 99 (24)