A Generative AI for Heterogeneous Network-on-Chip Design Space Pruning

被引:0
|
作者
Mirka, Maxime [1 ]
France-Pillois, Maxime
Sassatelli, Gilles
Gamatie, Abdoulaye
机构
[1] Univ Montpellier, LIRMM, Montpellier, France
关键词
Generative Adversarial Network; CAD; Network-on-Chip; DSSoC; Heterogeneous; Machine learning;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Often suffering from under-optimization, Networks-on-Chip (NoCs) heavily impact the efficiency of domain-specific Systems-on-Chip. To cope with this issue, heterogeneous NoCs are promising alternatives. Nevertheless, the design of optimized NoCs satisfying multiple performance objectives is extremely challenging and requires significant expertise. Prior works failed to combine many objectives or required an extended design space exploration time. In this paper, we propose an approach based on generative artificial intelligence to help pruning complex design spaces for heterogeneous NoCs, according to configurable performance objectives. This is made possible by the ability of Generative Adversarial Networks to learn and generate relevant design candidates for the target NoCs. The speed and flexibility of our solution enable a fast generation of optimized NoCs that fit users' expectations. Through some experiments, we show how to obtain competitive NoC designs reducing the power consumption with no communication performance or area penalty compared to a given conventional NoC design.
引用
收藏
页码:1135 / 1138
页数:4
相关论文
共 50 条
  • [1] Design space exploration on heterogeneous network-on-chip
    Cardoso, RS
    Kreutz, ME
    Carro, L
    Susin, AA
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 428 - 431
  • [2] Design space exploration comparing homogeneous and heterogeneous network-on-chip architectures
    Kreutz, M
    Marcon, CA
    Carro, L
    Wagner, F
    Susin, AA
    [J]. SBCCI 2005: 18TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2005, : 190 - 195
  • [3] User-Centric Design Space Exploration for Heterogeneous Network-on-Chip Platforms
    Chou, Chen-Ling
    Marculescu, Radu
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 15 - 20
  • [4] Network-on-Chip Design for Heterogeneous Multiprocessor System-on-Chip
    Phanibhushana, Bharath
    Kundu, Sandip
    [J]. 2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 487 - 492
  • [5] Heterogeneous network-on-chip design through evolutionary computing
    Ozturk, Ozcan
    Demirbas, Dilek
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (10) : 1139 - 1161
  • [6] Application-Specific Heterogeneous Network-on-Chip Design
    Demirbas, Dilek
    Akturk, Ismail
    Ozturk, Ozcan
    Gudukbay, Ugur
    [J]. COMPUTER JOURNAL, 2014, 57 (08): : 1117 - 1131
  • [7] Hierarchically heterogeneous network-on-chip
    Ahonen, Tapani
    Nurmi, Jari
    [J]. EUROCON 2007: THE INTERNATIONAL CONFERENCE ON COMPUTER AS A TOOL, VOLS 1-6, 2007, : 1465 - 1471
  • [8] Design Space Exploration for Three-dimensional Network-on-chip
    Wu, Ji
    Xie, Dong-qing
    [J]. 2015 INTERNATIONAL CONFERENCE ON SOFTWARE, MULTIMEDIA AND COMMUNICATION ENGINEERING (SMCE 2015), 2015, : 129 - 134
  • [9] COMRANCE: A Rapid Method for Network-on-Chip Design Space Exploration
    Zhang, Mingzhe
    Shi, Yangguang
    Zhang, Fa
    Liu, Zhiyong
    [J]. 2016 SEVENTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2016,
  • [10] A Flexible Network-on-Chip Simulator for Early Design Space Exploration
    Grecu, Cristian
    Ivanov, Andre
    Saleh, Resve
    Rusu, Claudia
    Anghel, Lorena
    [J]. 2008 1ST MICROSYSTEMS AND NANOELECTRONICS RESEARCH CONFERENCE, 2008, : 33 - +