Robust Test Pattern Generation for Hold-time Faults in Nanometer Technologies

被引:0
|
作者
Ho, Yu-Hao [1 ]
Chen, Yo-Wei [1 ]
Chang, Chih-Ming [1 ]
Yang, Kai-Chieh [1 ]
Li, James Chien-Mo [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Lab Dependable Syst LaDS, Taipei, Taiwan
关键词
Hold-time Test; Robustness; Fault Model; ATPG; Fault Simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hold-time faults are gaining attention in modern technologies because of process variation, power supply noise, and etc. A path-based hold-time fault model is proposed to cover short paths to and from every flip-flop. In addition, the number of faults is linear to the number of flip-flops in the circuit. Two-timeframe circuit models are proposed for ATPG and fault simulation. We show that traditional path delay fault ATPG is not sufficient for hold-time faults. A hold-time fault ATPG is presented to generate robust test patterns. Experiments on large benchmark show that our test patterns are 42% shorter while 38% better in robust fault coverage than 1-detect stuck-at fault test sets. The results justify the need for hold-time fault ATPG.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] TEST PATTERN GENERATION FOR LOGIC CROSSTALK FAULTS IN VLSI CIRCUITS
    RUBIO, A
    SAINZ, JA
    KINOSHITA, K
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (02): : 179 - 181
  • [22] Test pattern generation for signal integrity faults on long interconnects
    Attarha, A
    Nourani, M
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 336 - 341
  • [23] GA based diagnostic test pattern generation for Transition Faults
    Bhar, Anupam
    Chattopadhyay, Santanu
    Sengupta, Indranil
    Kapur, Rohit
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [24] ON THE MODELING OF DIGITAL CIRCUITS FOR THE TEST PATTERN GENERATION FOR DEVICE INPUT FAULTS
    DOKOUZYANNIS, SP
    MICROELECTRONICS AND RELIABILITY, 1994, 34 (12): : 1923 - 1929
  • [25] Test Pattern Generation and Compaction for Crosstalk Induced Glitches and Delay Faults
    Hasan, Shehzad
    Palit, Ajoy K.
    Anheier, Walter
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 345 - 350
  • [26] TEST-GENERATION FOR PATTERN-SENSITIVE FAULTS IN INTEGRATED SWITCHES
    TYSZER, J
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1991, 39 (11) : 1546 - 1548
  • [27] Compact Test Pattern Generation For Multiple Faults In Deep Neural Networks
    Moussa, Dina A.
    Hefenbrock, Michael
    Tahoori, Mehdi
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [28] Distributed Test Pattern Generation for Stuck-At Faults in Sequential Circuits
    Peter A. Krauss
    Andreas Ganz
    Kurt J. Antreich
    Journal of Electronic Testing, 1997, 11 : 227 - 245
  • [29] On the modelling of digital circuits for the test pattern generation for device input faults
    Dokouzyannis, Stavros P.
    Microelectronics Reliability, 1994, 34 (12) : 1923 - 1929
  • [30] Distributed test pattern generation for stuck-at faults in sequential circuits
    Daimler-Benz Aerospace, Munich, Germany
    J Electron Test Theory Appl JETTA, 3 (227-245):