Robust Test Pattern Generation for Hold-time Faults in Nanometer Technologies

被引:0
|
作者
Ho, Yu-Hao [1 ]
Chen, Yo-Wei [1 ]
Chang, Chih-Ming [1 ]
Yang, Kai-Chieh [1 ]
Li, James Chien-Mo [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Lab Dependable Syst LaDS, Taipei, Taiwan
关键词
Hold-time Test; Robustness; Fault Model; ATPG; Fault Simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hold-time faults are gaining attention in modern technologies because of process variation, power supply noise, and etc. A path-based hold-time fault model is proposed to cover short paths to and from every flip-flop. In addition, the number of faults is linear to the number of flip-flops in the circuit. Two-timeframe circuit models are proposed for ATPG and fault simulation. We show that traditional path delay fault ATPG is not sufficient for hold-time faults. A hold-time fault ATPG is presented to generate robust test patterns. Experiments on large benchmark show that our test patterns are 42% shorter while 38% better in robust fault coverage than 1-detect stuck-at fault test sets. The results justify the need for hold-time fault ATPG.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Robust paradigm for diagnosing hold-time faults On scan chains
    Tzeng, C. -W.
    Hsu, J. -J.
    Huang, S. -Y.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (06): : 706 - 715
  • [2] A new robust paradigm for diagnosing hold-time faults in scan chains
    Hsu, Edward
    Huang, Shi-Yu
    Tzeng, Chao-Wen
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 171 - 174
  • [3] Deterministic Localization and Analysis of Scan Hold-Time Faults
    Hwang, Jaecheol
    Kim, Daegyu
    Seo, Namsik
    Lee, Euncheol
    Choi, Wooseong
    Jeong, Yeongtaek
    Orbon, Jacob
    Cannon, Steve
    ISTFA 2008: CONFERENCE PROCEEDINGS FROM THE 34TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2008, : 396 - +
  • [4] Efficient diagnosis for multiple intermittent scan chain hold-time faults
    Huang, Y
    Cheng, WT
    Hsieh, CJ
    Tseng, HY
    Huang, A
    Hung, YT
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 44 - 49
  • [5] Diagnosis of multiple hold-time and setup-time faults in scan chains
    Li, JCM
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (11) : 1467 - 1472
  • [6] Test pattern generation for droop faults
    Mitra, D.
    Sur-Kolay, S.
    Bhattacharya, B. B.
    Kundu, S.
    Nigam, A.
    Dey, S. K.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (04): : 274 - 284
  • [7] TEST PATTERN GENERATION FOR API FAULTS IN RAM
    SALUJA, KK
    KINOSHITA, K
    IEEE TRANSACTIONS ON COMPUTERS, 1985, 34 (03) : 284 - 287
  • [8] TEST PATTERN GENERATION FOR API FAULTS IN RAM
    DEJONG, P
    VANDEGOOR, AJ
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (11) : 1426 - 1428
  • [9] Automatic Test Pattern Generation for Resistive Bridging Faults
    Piet Engelke
    Ilia Polian
    Michel Renovell
    Bernd Becker
    Journal of Electronic Testing, 2006, 22 : 61 - 69
  • [10] Automatic test pattern generation for resistive bridging faults
    Engelke, P
    Polian, I
    Renovell, M
    Becker, B
    DBT 2004: PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON CURRENT & DEFECT BASED TESTING, 2004, : 91 - 96