ROM-less LNS

被引:22
|
作者
Ismail, R. Che [1 ]
Coleman, J. N. [1 ]
机构
[1] Newcastle Univ, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
来源
2011 20TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH-20) | 2011年
关键词
D O I
10.1109/ARITH.2011.15
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The logarithmic number system has been proposed as an alternative to floating-point arithmetic. Multiplication, division and square-root operations are accomplished with fixed-point methods, but addition and subtraction are considerably more challenging. Recent work has demonstrated that these operations too can be done with similar speed and accuracy to their FP equivalents, but the necessary circuitry is complex. In particular, it is dominated by the need for large ROM tables for the storage of non-linear functions. This paper describes two algorithms, a new co-transformation procedure and an improvement to an existing interpolation method, that reduce these tables to an extent that allows their easy synthesis in logic. An implementation shows substantial reductions in area and delay from the previous best 32-bit realisation, with equivalent accuracy.
引用
收藏
页码:43 / 51
页数:9
相关论文
共 50 条
  • [31] High SFDR Pipeline ROM-less DDFS Design on FPGA Platform Using Parabolic Equations
    Wang, Chua-Chin
    Shih, Hsiang-Yu
    Wang, Wei
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1287 - 1290
  • [32] A ROM-Less DDS with High-Speed Selectors for Reduction in DAC Settling Time Requirements
    Shibue, Haruki
    Nosaka, Hideyuki
    2024 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, IMS 2024, 2024, : 796 - 799
  • [33] Second-order parabolic approximation: A new mathematical approximation dedicated to ROM-less DDFSs
    Sodagar, AM
    Lahiji, GR
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 47 - 50
  • [34] 一种ROM-Less的流水线型DDS设计
    张汉富
    邵磊
    薛忠杰
    微计算机信息, 2007, (07) : 144 - 145+122
  • [35] A Novel ROM-less Architecture for Direct Digital Frequency Synthesizer based on Linear Neural Networks
    Karthikeyan, G. C.
    Lakshmanan, K.
    Hariharan, K.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [36] 2 GHz 8-bit CMOS ROM-less a direct digital frequency synthesizer
    Yu, XF
    Dai, FF
    Shi, Y
    Zhu, RH
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4397 - 4400
  • [37] A High-Speed Low-Power Low-Latency Pipelined ROM-Less DDFS
    Hatai, Indranil
    Chakrabarti, Indrajit
    ADVANCED COMPUTING, PT III, 2011, 133 : 108 - 119
  • [38] A ROM-Less Direct Digital Frequency Synthesizer Based on Fifth-Degree Bezier Curve Approximation
    Singh, Ravinder
    Roy, Kathika
    Kapuriya, B. R.
    Bhattacharya, C.
    2013 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND SIGNAL PROCESSING (ISSP), 2013, : 13 - 16
  • [39] An Efficient ROM-Less Direct Digital Synthesizer Based On Bhaskara I's Sine Approximation Formula
    Nekounamm, Majid
    Eshghi, Mohammad
    2012 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM (FCS), 2012,
  • [40] Efficient, ROM-less DDFS using non-linear interpolation and non-linear DAC
    McEwan, A. L.
    Collins, S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 48 (03) : 231 - 237