STM investigation of silicon surfaces for fabrication of the kane quantum computer

被引:0
|
作者
Schofield, SR [1 ]
O'Brien, JL [1 ]
Simmons, MY [1 ]
Clark, RG [1 ]
Dzurak, AS [1 ]
Kane, BE [1 ]
Hawley, ME [1 ]
Brown, GW [1 ]
Curson, NJ [1 ]
机构
[1] Univ New S Wales, Sch Phys, Ctr Quantum Comp Technol, Sydney, NSW 2052, Australia
来源
EXPERIMENTAL IMPLEMENTATION OF QUANTUM COMPUTATION | 2001年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The fabrication of the Kane quantum computer requires the ability to create an ordered array of phosphorus atoms in an otherwise pure silicon crystal. An intricate fabrication strategy has been employed to achieve these goals, requiring atomic precision imaging and manipulation of silicon based. surfaces. Here we present detailed scanning tunnelling microscopy (STM) results at various stages of this fabrication process. In particular, we demonstrate our ability to prepare low defect density Si(001)2 x 1 surfaces and passivate these surfaces with either monolayer or submonolayer hydrogen coverages. The Si(001)2 x 1 surface is imaged at elevated temperatures and the results suggest that phosphorus arrays fabricated on the surface would survive their encapsulation in silicon provided the substrate is not heated above 750 K. These results highlight the stability of the silicon (001) surface for single atom engineering.
引用
收藏
页码:292 / 296
页数:5
相关论文
共 50 条
  • [21] Scanning tunnelling microscope fabrication of arrays of phosphorus atom qubits for a silicon quantum computer
    O'Brien, JL
    Schofield, SR
    Simmons, MY
    Clark, RG
    Dzurak, AS
    Curson, NJ
    Kane, BE
    McAlpine, NS
    Hawley, ME
    Brown, GW
    SMART MATERIALS & STRUCTURES, 2002, 11 (05): : 741 - 748
  • [22] Modelling of electrostatic gate operations in the Kane solid state quantum computer
    Pakes, CI
    Wellard, CJ
    Jamieson, DN
    Hollenberg, LCL
    Prawer, S
    Dzurak, AS
    Hamilton, AR
    Clark, RG
    MICROELECTRONICS JOURNAL, 2002, 33 (12) : 1053 - 1058
  • [23] A COMPUTER-CONTROLLED TECHNIQUE FOR ELECTROCHEMICAL STM TIP FABRICATION
    FAINCHTEIN, R
    ZARRIELLO, PR
    ULTRAMICROSCOPY, 1992, 42 : 1533 - 1537
  • [24] Minimisation of P surface segregation during epitaxial silicon growth for the fabrication of a silicon-based quantum computer
    Oberbeck, L
    Curson, NJ
    Hallam, T
    Simmons, MY
    Goh, KEJ
    Schofield, SR
    Ruess, FJ
    Clark, RG
    COMMAD 2002 PROCEEDINGS, 2002, : 259 - 262
  • [25] The Road to a Silicon Quantum Computer
    J. R. Tucker
    T. -C. Shen
    Quantum Information Processing, 2004, 3 : 105 - 113
  • [26] The Road to a Silicon Quantum Computer
    Tucker, J. R.
    Shen, T. -C.
    QUANTUM INFORMATION PROCESSING, 2004, 3 (1-5) : 105 - 113
  • [27] Visualizing a silicon quantum computer
    Sanders, Barry C.
    Hollenberg, Lloyd C. L.
    Edmundson, Darran
    Edmundson, Andrew
    NEW JOURNAL OF PHYSICS, 2008, 10
  • [28] Fabrication of silicon optical nanoantennas by ultrahigh vacuum STM lithography
    Shkoldin, V. A.
    Lebedev, D. V.
    Permyakov, D. V.
    Golubok, A. O.
    Arkhipov, A. V.
    Samusev, A. K.
    Mukhin, I. S.
    ST PETERSBURG POLYTECHNIC UNIVERSITY JOURNAL-PHYSICS AND MATHEMATICS, 2023, 16 (01): : 103 - 107
  • [29] LEEM/STM studies of nonreactive and reactive growth on silicon surfaces
    Tsong, IST
    SURFACE REVIEW AND LETTERS, 1996, 3 (02) : 1305 - 1314