Development of a deep-submicron CMOS process for fabrication of high performance 0.25 μm transistors

被引:0
|
作者
Aquilino, Michael [1 ]
Fuller, Lynn F. [1 ]
机构
[1] Rochester Inst Technol, Microelect Engn, 82 Lomb Mem Dr, Rochester, NY 14623 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A process for fabrication of 0.25 mu m CMOS transistors has been demonstrated. NMOS transistors with drain current of 177 mu A/mu m at VC=VD=2.5 V and a PMOS transistors with drain current of 131 mu A/mu m at VG=VD=-2.5 V are reported. The threshold voltages are 1.0 V for the NMOS and -0.735 V for the PMOS transistors. The mask defined gate lengths are 0.5 mu m and 0.6 mu m for the NMOS and PMOS, respectively. Through a photoresist trimming process, the poly gate lengths are 0.25 mu m and 0.35 mu m or smaller. Electrical extraction of the gate lengths should yield effective gate lengths of 0.25 pm or smaller. These are the smallest transistors ever fabricated in the SMFL at RIT. Large off-state leakage is reported for the NMOS due to drain leakage induced by implant damage or aggressive titanium silicide formation. A better understanding of this leakage is being investigated and process recommendations given.
引用
收藏
页码:7 / +
页数:2
相关论文
共 50 条
  • [41] Novel uses of silicon dioxide in deep-submicron device fabrication
    Kozicki, MN
    Yang, SJ
    [J]. SILICON NITRIDE AND SILICON DIOXIDE THIN INSULATING FILMS, 1999, 99 (06): : 225 - 239
  • [42] Atomistic front-end process modelling: A powerful tool for deep-submicron device fabrication
    Jaraiz, M
    Castrillo, P
    Pinacho, R
    Martin-Bragado, I
    Barbolla, J
    [J]. SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2001, 2001, : 10 - 17
  • [43] TECHNOLOGICAL DEVELOPMENTS TOWARD DEEP-SUBMICRON P-MOS TRANSISTORS
    HARRISON, HB
    DIMITRIJEV, S
    [J]. RADIATION EFFECTS AND DEFECTS IN SOLIDS, 1994, 127 (3-4): : 303 - 317
  • [44] Challenges to accuracy for the design of deep-submicron RF-CMOS circuits
    Yoshitomi, Sadayuki
    [J]. PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 438 - 441
  • [45] An evaluation of deep-submicron CMOS design optimized for operation at 77 K
    Foty, Daniel
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 49 (02) : 97 - 105
  • [46] Gate delay time evaluation structure for deep-submicron CMOS LSIs
    Nishimura, K
    Urano, M
    Ino, M
    Takeya, K
    Ishihara, T
    Kado, Y
    Inokawa, H
    [J]. ICMTS 1996 - 1996 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, PROCEEDINGS, 1996, : 135 - 138
  • [47] An evaluation of deep-submicron CMOS design optimized for operation at 77 K
    Daniel Foty
    [J]. Analog Integrated Circuits and Signal Processing, 2006, 49 : 97 - 105
  • [48] Degradation of CMOS image sensors in deep-submicron technology due to γ-irradiation
    Rao, Padmakumar R.
    Wang, Xinyang
    Theuwissen, Albert J. P.
    [J]. SOLID-STATE ELECTRONICS, 2008, 52 (09) : 1407 - 1413
  • [49] Estimation of the defective IDDQ caused by shorts in deep-submicron CMOS ICs
    Rodriguez-Montanes, R
    Figueras, J
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 490 - 494
  • [50] Tuning strategies for global interconnects in high-performance deep-submicron ICs
    Kahng, AB
    Muddu, S
    Sarto, E
    [J]. VLSI DESIGN, 1999, 10 (01) : 21 - 34