Development of a deep-submicron CMOS process for fabrication of high performance 0.25 μm transistors

被引:0
|
作者
Aquilino, Michael [1 ]
Fuller, Lynn F. [1 ]
机构
[1] Rochester Inst Technol, Microelect Engn, 82 Lomb Mem Dr, Rochester, NY 14623 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A process for fabrication of 0.25 mu m CMOS transistors has been demonstrated. NMOS transistors with drain current of 177 mu A/mu m at VC=VD=2.5 V and a PMOS transistors with drain current of 131 mu A/mu m at VG=VD=-2.5 V are reported. The threshold voltages are 1.0 V for the NMOS and -0.735 V for the PMOS transistors. The mask defined gate lengths are 0.5 mu m and 0.6 mu m for the NMOS and PMOS, respectively. Through a photoresist trimming process, the poly gate lengths are 0.25 mu m and 0.35 mu m or smaller. Electrical extraction of the gate lengths should yield effective gate lengths of 0.25 pm or smaller. These are the smallest transistors ever fabricated in the SMFL at RIT. Large off-state leakage is reported for the NMOS due to drain leakage induced by implant damage or aggressive titanium silicide formation. A better understanding of this leakage is being investigated and process recommendations given.
引用
收藏
页码:7 / +
页数:2
相关论文
共 50 条
  • [21] Spiral inductor performance in deep-submicron bulk-CMOS with copper interconnects
    Kuhn, WB
    Orsborn, AW
    Peterson, MC
    Kythakyapuzha, SR
    Hussein, AI
    Zhang, J
    Li, JM
    Shumaker, EA
    Nair, NC
    [J]. 2002 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2002, : 385 - 388
  • [22] RF-distortion in deep-submicron CMOS technologies
    van Langevelde, R
    Tiemeijer, LF
    Havens, RJ
    Knitel, MJ
    Roes, RFM
    Woerlee, PH
    Klaassen, DBM
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 807 - 810
  • [23] Spiral inductor performance in deep-submicron bulk-CMOS with copper interconnects
    Kuhn, WB
    Orsborn, AW
    Peterson, MC
    Kythakyapuzha, SR
    Hussein, AI
    Zhang, J
    Li, JM
    Shumaker, EA
    Nair, NC
    [J]. 2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, : 301 - 304
  • [24] SEU reliability analysis of advanced deep-submicron transistors
    Jain, P
    Vasi, J
    Lal, RK
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (02) : 289 - 295
  • [25] Analysis on the dependence of layout parameters on ESD robustness of CMOS devices for manufacturing in deep-submicron CMOS process
    Chen, TY
    Ker, MD
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2003, 16 (03) : 486 - 500
  • [26] Novel octagonal device structure for output transistors in deep-submicron low-voltage CMOS technology
    Ker, MD
    Wu, TS
    [J]. IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 889 - 892
  • [27] Output resistance scaling model for deep-submicron cmos buffers for timing performance optimisation
    Cappuccino, G
    Pugliese, A
    Cocorullo, G
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 329 - 336
  • [28] SMARTMOS merges analog and high-voltage power components in deep-submicron CMOS
    Bindra, A
    [J]. ELECTRONIC DESIGN, 2000, 48 (15) : 38 - +
  • [29] Adaptive Thermal Monitoring of Deep-Submicron CMOS VLSI Circuits
    Zjajo, Amir
    van der Meijs, Nick
    van Leuken, Rene
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (04) : 403 - 413
  • [30] Effects of different tungsten polycide process on the effective channel length and performance of deep submicron CMOS transistors
    Huang, KC
    Fang, YK
    Yaung, DN
    Chen, CW
    Liang, MS
    Hsieh, JC
    Su, CW
    Lee, KY
    [J]. IEEE ELECTRON DEVICE LETTERS, 1999, 20 (01) : 36 - 38