Integrated Power Delivery Methodology for 3D ICs

被引:5
|
作者
Safari, Yousef [1 ]
Vaisband, Boris [1 ]
机构
[1] McGill Univ, Heterogeneous Integrat Knowledge THInK Team, Dept Elect & Comp Engn, Montreal, PQ, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Power delivery; 3D IC; fully integrated converter; FIVR; through substrate via; TSV; DIE SOLENOID INDUCTOR; PLANAR MAGNETIC CORE; VOLTAGE REGULATOR;
D O I
10.1109/ISQED54688.2022.9806286
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Efficient power delivery is a critical enabler for the future of three-dimensional integrated circuits (3D ICs). To this end, on-chip power demand, impedance of power delivery paths (on- and off-chip), and heat dissipation, need to be considered simultaneously. Given the high off-chip porosities, power conversion within the 3D stack (on-chip) is a promising solution to overcome key power delivery challenges in 3D ICs. Recent developments in fabrication of high-density on-chip passive components have paved the way for the implementation of fully integrated voltage regulators (FIVRs). This work builds on the FIVR approach to propose an efficient integrated power delivery methodology for 3D ICs. In the proposed methodology, depending on the number of layers and the power characteristics of each layer, one or more layers of the 3D structure are dedicated to power conversion, regulation, and management. A case study of a five-layer 3D IC is considered where the proposed methodology is compared with conventional and FIVR-based approaches under, both, static and transient conditions. The proposed methodology exhibits a reduction in power loss and voltage drop of, respectively, 5X and 24X, while occupying a significantly smaller horizontal area, as compared to the other approaches.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [31] A Novel Methodology for Power Delivery Network Optimization in 3-D ICs Using Through-Silicon-Via Technology
    Lee, Bongki
    Ahn, Byunggyu
    Kim, Jaehwan
    Kim, Minbeom
    Chong, Jongwha
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [32] Impact of Transistor Technology on Power Savings in Monolithic 3D ICs
    Samal, Sandeep Kumar
    Nayak, Deepak Kumar
    Ichihashi, Motoi
    Banna, Srinivasa
    Lim, Sung Kyu
    2016 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2016,
  • [33] Allocating Power Ground Vias in 3D ICs for Simultaneous Power and Thermal Integrity
    Yu, Hao
    Ho, Joanna
    He, Lei
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (03)
  • [34] Enhancing System-Wide Power Integrity in 3D ICs with Power Gating
    Wang, Hailong
    Salman, Emre
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 322 - 326
  • [35] 3D Integrated Power - A Discrete Perspective
    Kearney, Ian
    Brink, Stephen
    ISTFA 2015: CONFERENCE PROCEEDINGS FROM THE 41ST INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2015, : 141 - 146
  • [36] Fast Thermal Analysis on GPU for 3D ICs With Integrated Microchannel Cooling
    Feng, Zhuo
    Li, Peng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (08) : 1526 - 1539
  • [37] On the Applicability of Single-Layer Integrated Microchannel Cooling in 3D ICs
    Zajac, Piotr
    Janicki, Marcin
    Napieralski, Andrzej
    2018 19TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2018,
  • [38] Thermal-aware Floorplanning Guidelines for 3D ICs with Integrated Microchannels
    Zajac, Piotr
    Galicia, Melvin
    Napieralski, Andrzej
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 258 - 261
  • [39] MTL-based modeling and analysis of the effects of TSV noise coupling on the power delivery network in 3D ICs
    Weijun Zhu
    Yang Wang
    Gang Dong
    Yintang Yang
    Yuejin Li
    Dongliang Song
    Journal of Computational Electronics, 2020, 19 : 543 - 554
  • [40] MTL-based modeling and analysis of the effects of TSV noise coupling on the power delivery network in 3D ICs
    Zhu, Weijun
    Wang, Yang
    Dong, Gang
    Yang, Yintang
    Li, Yuejin
    Song, Dongliang
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (02) : 543 - 554