共 50 条
- [1] Thermal-aware incremental floorplanning for 3D ICs [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1092 - 1095
- [2] The Thermal-aware Floorplanning for 3D ICs using carbon nanotube [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1155 - 1158
- [3] Thermal-Aware Incremental Floorplanning for 3D ICs Based on MILP Formulation [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (12): : 2979 - 2989
- [4] Thermal-Aware Floorplanning for 3D MPSoCs [J]. IEEE DESIGN & TEST OF COMPUTERS, 2011, 28 (02): : 78 - 78
- [5] Thermal-Aware Floorplanning with Min-cut Die Partition for 3D ICs [J]. ETRI JOURNAL, 2014, 36 (04) : 634 - 641
- [6] Interconnect and thermal-aware floorplanning for 3D microprocessors [J]. ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 98 - +
- [7] Fixed-outline Thermal-aware 3D Floorplanning [J]. 2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 552 - +
- [8] Thermal-aware TSV Repair for Electromigration in 3D ICs [J]. PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1291 - 1296
- [9] Thermal-aware steiner routing for 3D stacked ICs [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 205 - 211
- [10] P* Admissible Thermal-Aware Matrix Floorplanner for 3D ICs [J]. 2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 160 - 165