Etch Process Optimization of Top Electrode of 1T1R RRAM

被引:0
|
作者
Liu, Pan-pan [1 ]
Zhang, Yi-ying [1 ]
Zhang, Hai-yang [1 ]
机构
[1] Semicond Mfg Int Corp, Pudong New Area, 18 Zhang Jiang Rd, Shanghai 201203, Peoples R China
关键词
RRAM; plug-BE; TE; TE hard-musk;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper. we present a 1T1R (one-transistor one-resistor) structure RRAM (resistive switching random access memory) fully integrated with existing CMOS process. The RRAM cell is fabricated between two metal layers (metal A and metal B), and consists of plug contact type bottom electrode (plug-BE), resistive layer and top electrode (TE). As the RRAM cell is an island pattern, there are some issues in realistic fabrication process, such as TE bad CD uniformity, and TE metal D film missing (undercut) issue in TE/TE HM(hard-mask) etch process. Furthermore, the connection between RRAM cell TE and the upper metal layer (metal B) becomes challenge in metal B etch process due to the balance between removing HM remaining on RRAM TE and keeping the metal B trench depth to avoid metal B/RRAM cell bridge. In this contribution, we use temperature controllable method in TE HM etch step to improve the CD uniformity, and passivation gas method in TE etch to solve metal D undercut. For TE/metal B connection, the HM film is changed from oxide to NDC, which can be easily removed during metal B linear remove step without increasing the trench depth.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Automated Testing Algorithm for the Improvement of 1T1R ReRAM Endurance
    Kondratyuk, Ekaterina
    Matveyev, Yury
    Chouprik, Anastasia
    Gornev, Evgeny
    Zhuk, Maksim
    Kirtaev, Roman
    Shadrin, Anton
    Negrov, Dmitrii
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (10) : 4891 - 4896
  • [42] High Endurance Performance of 1T1R HfOxbased RRAM at Low (<20uA) Operative Current and Elevated (150°C) Temperature
    Butcher, B.
    Koveshnikov, S.
    Gilmer, D. C.
    Bersuker, G.
    Sung, M. G.
    Kalantarian, A.
    Park, C.
    Geer, R.
    Nishi, Y.
    Kirsch, P. D.
    Jammy, R.
    [J]. 2011 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IRW), 2011, : 146 - 150
  • [43] Real-Time-Scale 3D Kinetic Monte Carlo Simulation for Hafnium Oxide Based RRAM in 1T1R Cell
    Lu, Yuyao
    Gao, Bin
    Xu, Feng
    Tang, Jianshi
    Qian, He
    Wu, Huaqiang
    [J]. 6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 363 - 365
  • [44] The Effect of Variation on Neuromorphic Network Based on 1T1R Memristor Array
    Yao, Peng
    Wu, Huaqiang
    Gao, Bin
    Zhang, Guo
    Qian, He
    [J]. 2015 15TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2015,
  • [45] SPICE Simulation of 1T1R Structures Based on a Logistic Hysteresis Operator
    Patterson, G. A.
    Rodriguez-Fernandez, A.
    Sune, J.
    Miranda, E.
    Cagli, C.
    Perniola, L.
    [J]. 2017 SPANISH CONFERENCE ON ELECTRON DEVICES (CDE), 2017,
  • [46] A Test Method for Finding Boundary Currents of 1T1R Memristor Memories
    Lin, Tzu-Ying
    Chen, Yong-Xiao
    Li, Jin-Fu
    Lo, Chih-Yen
    Kwai, Ding-Ming
    Chou, Yung-Fa
    [J]. 2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 281 - 286
  • [47] An On-line Test Strategy and Analysis for a 1T1R Crossbar Memory
    Escudero-Lopez, Manuel
    Moll, Francesc
    Rubio, Antonio
    Vourkas, Ioannis
    [J]. 2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 120 - 125
  • [48] Finite State Automata Design using 1T1R ReRAM Crossbar
    Singh, Simranjeet
    Ghazal, Omar
    Jha, Chandan Kumar
    Rana, Vikas
    Drechsler, Rolf
    Shafik, Rishad
    Yakovlev, Alex
    Patkar, Sachin
    Merchant, Farhad
    [J]. 2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [49] In-Memory Hamming Weight Calculation in a 1T1R Memristive Array
    Cheng, Long
    Li, Jiancong
    Zheng, Hao-Xuan
    Yuan, Peng
    Yin, Jiahao
    Yang, Ling
    Luo, Qing
    Li, Yi
    Lv, Hangbing
    Chang, Ting-Chang
    Miao, Xiangshui
    [J]. ADVANCED ELECTRONIC MATERIALS, 2020, 6 (09):
  • [50] A High Fault Coverage March Test for 1T1R Memristor Array
    Luo, Yichi
    Cui, Xiaole
    Luo, Mengyin
    Lin, Qiujun
    [J]. 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,