共 50 条
- [1] Static timing analysis considering power supply variations [J]. ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 365 - 371
- [2] Analysis of power supply noise in the presence of process variations [J]. IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 256 - 266
- [3] A Study of Path Delay Variations in the Presence of Uncorrelated Power and Ground Supply Noise [J]. 2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 189 - 194
- [4] Including power supply variations into static timing analysis: Methodology and flow [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 229 - 232
- [5] Modeling temporal and spatial power supply voltage variation for timing analysis [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 809 - 818
- [7] Modeling the Effect of Process, Power-Supply Voltage and Temperature Variations on the Timing Response of Nanometer Digital Circuits [J]. Journal of Electronic Testing, 2012, 28 : 421 - 434
- [8] Modeling the Effect of Process, Power-Supply Voltage and Temperature Variations on the Timing Response of Nanometer Digital Circuits [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (04): : 421 - 434
- [9] Timing analysis considering temporal supply voltage fluctuation [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (03): : 655 - 660
- [10] Timing analysis considering temporal supply voltage fluctuation [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1098 - 1101