Timing analysis in presence of power supply and ground voltage variations

被引:0
|
作者
Ahmadi, R [1 ]
Najm, FN [1 ]
机构
[1] Univ Toronto, Dept ECE, Toronto, ON, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Given the sensitivity of circuit delay to supply and ground voltage values, static timing analysis (STA) must take into account supply voltage variations. Existing STA techniques allow one to verify the timing at different process corners which effectively only considers cases where all the supplies are low or all are high. Cases of mismatch between the supplies of driver and load are not considered. In practice, supply voltages are neither totally independent nor totally dependent. In this work, we consider the supply and ground nodes of a logic gate to be either totally independent variables, or to be directly tied or connected to those of some other gate(s) in the circuit. We also assume that the exact supply voltage values are not known exactly, but that only upper/lower bounds on them are known. In this framework, we propose new timing models for logic gates and identify the worst-case voltage configurations for individual gates and for simple paths. We then give an STA technique that provides the worst-case circuit delay taking supply variations into account.
引用
收藏
页码:176 / 183
页数:8
相关论文
共 50 条
  • [1] Static timing analysis considering power supply variations
    Pant, S
    Blaauw, D
    [J]. ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 365 - 371
  • [2] Analysis of power supply noise in the presence of process variations
    Ghanta, Praveen
    Vrudhula, Sarma
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 256 - 266
  • [3] A Study of Path Delay Variations in the Presence of Uncorrelated Power and Ground Supply Noise
    Todri, A.
    Bosio, A.
    Dilillo, L.
    Girard, P.
    Pravossoudovitch, S.
    Virazel, A.
    [J]. 2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 189 - 194
  • [4] Including power supply variations into static timing analysis: Methodology and flow
    Graziano, M
    Forzan, C
    Pandini, D
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 229 - 232
  • [5] Modeling temporal and spatial power supply voltage variation for timing analysis
    Chen, H
    Ostapko, D
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 809 - 818
  • [6] Timing yield analysis considering process-induced temperature and supply voltage variations
    Haghdad, Kian
    Anis, Mohab
    [J]. MICROELECTRONICS JOURNAL, 2012, 43 (12) : 956 - 961
  • [7] Modeling the Effect of Process, Power-Supply Voltage and Temperature Variations on the Timing Response of Nanometer Digital Circuits
    Judit F. Freijedo
    Jorge Semião
    Juan J. Rodriguez-Andina
    Fabian Vargas
    Isabel C. Teixeira
    J. Paulo Teixeira
    [J]. Journal of Electronic Testing, 2012, 28 : 421 - 434
  • [8] Modeling the Effect of Process, Power-Supply Voltage and Temperature Variations on the Timing Response of Nanometer Digital Circuits
    Freijedo, Judit F.
    Semiao, Jorge
    Rodriguez-Andina, Juan J.
    Vargas, Fabian
    Teixeira, Isabel C.
    Paulo Teixeira, J.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (04): : 421 - 434
  • [9] Timing analysis considering temporal supply voltage fluctuation
    Hashimoto, Masanori
    Yamaguchi, Junji
    Sato, Takashi
    Onodera, Hidetoshi
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (03): : 655 - 660
  • [10] Timing analysis considering temporal supply voltage fluctuation
    Hashimoto, Masanori
    Yamaguchi, Junji
    Sato, Takashi
    Onodera, Hidetoshi
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1098 - 1101