Gbit/s lossless data compression hardware

被引:35
|
作者
Núñez, JL
Jones, S
机构
[1] Univ Loughborough, Dept Elect & Elect Engn, Loughborough LE11 3TU, Leics, England
[2] Univ Bath, Dept Engn & Design, Bath BA2 7AY, Avon, England
关键词
data compression; field-programmable gate arrays (FPGAs); lossless circuits;
D O I
10.1109/TVLSI.2003.812288
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the X-MatchPRO high-speed lossless data compression algorithm and its hardware implementation, which enables data independent throughputs of 1.6 Gbit/s compression and decompression using contemporary low-cost reprogrammable field-programmable gate array technology. A full-duplex implementation is presented that allows a combined compression and decompression performance of 3.2 Gbit/s. The features of the compression algorithm and architecture that have enabled the high throughputs are described in detail. A comparison between this device and other commercially available data compressors is made in terms of technology, compression ratio, and throughput. X-MatchPRO is a fully synchronous design proven in silicon specially targeted to improve the performance of Gbit/s storage and communication applications.
引用
收藏
页码:499 / 510
页数:12
相关论文
共 50 条
  • [1] An Efficient Hardware Accelerator For Lossless Data Compression
    Mahmoud, Adel
    Farid, Samuel
    Maged, Mark
    Mohamed, Othman
    Karam, Reham
    Salah, Khaled
    El-Kharashi, M. Watheq
    [J]. 2022 5TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS, SIGNAL PROCESSING, AND THEIR APPLICATIONS (ICCSPA), 2022,
  • [2] An Efficient Hardware Architecture for Lossless Data Compression in Data Center
    Wang, Zhisheng
    Lin, Jun
    Wang, Zhongfeng
    [J]. 2016 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2016, : 159 - 164
  • [3] Partial-matching lossless data compression hardware
    Jones, S
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (05): : 329 - 334
  • [4] A lossless data compression and decompression algorithm and its hardware architecture
    Lin, Ming-Bo
    Lee, Jang-Feng
    Jan, Gene Eu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (09) : 925 - 936
  • [5] A hardware architecture for elliptic curve cryptography and lossless data compression
    Morales-Sandoval, M
    Feregrino-Uribe, C
    [J]. 15TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND COMPUTERS, PROCEEDINGS, 2005, : 113 - 118
  • [6] Lossless data compression programmable hardware for high-speed data networks
    Núñez, JL
    Jones, S
    [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 290 - 293
  • [7] Lossless image compression by Evolvable Hardware
    Salami, M
    Iwata, M
    Higuchi, T
    [J]. FOURTH EUROPEAN CONFERENCE ON ARTIFICIAL LIFE, 1997, : 407 - 416
  • [8] Hardware Implementation of Lossless Adaptive and Scalable Hyperspectral Data Compression for Space
    Aranki, Nazeeh
    Keymeulen, Didier
    Bakhshi, Alireza
    Klimesh, Matthew
    [J]. PROCEEDINGS OF THE 2009 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2009, : 315 - +
  • [9] Hardware prototyping of Boolean function classification schemes for lossless data compression
    Reaz, MBI
    Mohd-Yasin, F
    Sulaiman, MS
    Tho, KT
    Yeow, KH
    [J]. ICCC 2004: SECOND IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL CYBERNETICS, PROCEEDINGS, 2004, : 47 - 51
  • [10] A Lossless Compression Method for RTK in Hardware Compressors
    Dong, Qian
    Li, Bing
    [J]. 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,